Silicon Interposer BGA Package with a Cu-Filled Through Silicon via and a Multi layer Redistribution Layer Fabricated via Electroplating

被引:0
|
作者
Kim, Taeyoo [1 ]
Son, Hwajin [1 ]
Lim, Seung-Kyu [2 ]
Song, Yongil [1 ]
Suh, Sujeong [1 ,3 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Sci & Engn, Suwon 440746, Gyeonggi Do, South Korea
[2] Samsung Elect, Mfg Technol Ctr, Semicond Equipment Team, Suwon 443742, Gyeonggi Do, South Korea
[3] Sungkyunkwan Univ, Smart E Plating Reg Innovat Syst, Suwon 440746, Gyeonggi Do, South Korea
关键词
TSV; Silicon Interposer; 3-D Interconnection; Cu Filling;
D O I
10.1166/jnn.2014.10053
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As large-scale integrated circuit chips become smaller, conventional organic buildup substrates can no longer support them. To resolve this problem, silicon interposers with through silicon via (TSV) technology are gaining recognition as alternative solution to provide high-density interconnection, improved electrical performance due to shorter interconnection from the die to substrate for nano-scale devices. In this study, we fabricated a silicon interposer to achieve high density and high performance packages. Via holes were etched via the Bosch process using a deep reactive ion etcher and SiO2 formed with a diffusion furnace as the diffusion barrier of the Cu electrode. TSVs were filled with Cu under various electroplating conditions. After Cu filling, a Cu post was formed directly using the over-filled Cu electrode through a chemical mechanical polishing process. A double-layer redistribution layer was formed on one side of the interposer using a lift-off process. Sn-3.5% Ag solder bumps 40 mu m in diameter were formed directly on the Cu post on another side of the interposer using electroplating and the reflow method.
引用
收藏
页码:8987 / 8992
页数:6
相关论文
共 50 条
  • [31] A 'mesh' seed layer for improved through-silicon-via fabrication
    Lai, Jiun-Hong
    Yang, Hyung Suk
    Chen, Hang
    King, Calvin R.
    Zaveri, Jesal
    Ravindran, Ramasamy
    Bakir, Muhannad S.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2010, 20 (02)
  • [32] Integrated Passive Device for TSV(Through-Silicon-Via) Interposer
    Kim, Gu-Sung
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 506 - 507
  • [33] Influence of Electroplating Current Density on Through Silicon Via Filling
    Zhu, Ying
    Luo, Wei
    Chen, Zhipeng
    Li, Ming
    Gao, Liming
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [34] Simulation of Copper Electroplating Fill Process of Through Silicon Via
    Chen, Zhaohui
    Liu, Sheng
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 433 - 437
  • [35] Development of a Through-Silicon Via (TSV) Process Module for Multi-Project Wafer SiGe BiCMOS and Silicon Interposer
    Wietstruck, M.
    Marschmeyer, S.
    Kulse, P.
    Voss, T.
    Lisker, M.
    Krueger, A.
    Wolansky, D.
    Fraschke, M.
    Kaynak, M.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2267 - 2274
  • [36] Interfacial Effects During Thermal Cycling of Cu-Filled Through-Silicon Vias (TSV)
    Kumar, P.
    Dutta, I.
    Bakir, M. S.
    JOURNAL OF ELECTRONIC MATERIALS, 2012, 41 (02) : 322 - 335
  • [37] Interfacial Effects During Thermal Cycling of Cu-Filled Through-Silicon Vias (TSV)
    P. Kumar
    I. Dutta
    M.S. Bakir
    Journal of Electronic Materials, 2012, 41 : 322 - 335
  • [38] Multi-Stripline Redistribution Layer Interposer Channel Design for High Bandwidth Memory Module Considering Via Interconnect
    Yoon, Jiwon
    Kim, Hyunwoo
    Sim, Boogyo
    Park, Hyunwook
    Kim, Yigyeong
    Park, Sujin
    Kwon, Youngsu
    Kim, Joungho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 213 - 214
  • [39] Effects of twin boundaries on the void formation in Cu-filled through silicon vias under thermal process
    Zhao, Xuewei
    Ma, Limin
    Wang, Yishu
    Guo, Fu
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2019, 30 (06) : 5845 - 5853
  • [40] ATOMIC LAYER DEPOSITION TIN BARRIER LAYERS FOR THROUGH SILICON VIA APPLICATIONS
    Cai, Jian
    Zhang, Wenjie
    Wang, Shuidi
    Wang, Qian
    Wang, Dejun
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 95 - +