Silicon Interposer BGA Package with a Cu-Filled Through Silicon via and a Multi layer Redistribution Layer Fabricated via Electroplating

被引:0
|
作者
Kim, Taeyoo [1 ]
Son, Hwajin [1 ]
Lim, Seung-Kyu [2 ]
Song, Yongil [1 ]
Suh, Sujeong [1 ,3 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Sci & Engn, Suwon 440746, Gyeonggi Do, South Korea
[2] Samsung Elect, Mfg Technol Ctr, Semicond Equipment Team, Suwon 443742, Gyeonggi Do, South Korea
[3] Sungkyunkwan Univ, Smart E Plating Reg Innovat Syst, Suwon 440746, Gyeonggi Do, South Korea
关键词
TSV; Silicon Interposer; 3-D Interconnection; Cu Filling;
D O I
10.1166/jnn.2014.10053
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As large-scale integrated circuit chips become smaller, conventional organic buildup substrates can no longer support them. To resolve this problem, silicon interposers with through silicon via (TSV) technology are gaining recognition as alternative solution to provide high-density interconnection, improved electrical performance due to shorter interconnection from the die to substrate for nano-scale devices. In this study, we fabricated a silicon interposer to achieve high density and high performance packages. Via holes were etched via the Bosch process using a deep reactive ion etcher and SiO2 formed with a diffusion furnace as the diffusion barrier of the Cu electrode. TSVs were filled with Cu under various electroplating conditions. After Cu filling, a Cu post was formed directly using the over-filled Cu electrode through a chemical mechanical polishing process. A double-layer redistribution layer was formed on one side of the interposer using a lift-off process. Sn-3.5% Ag solder bumps 40 mu m in diameter were formed directly on the Cu post on another side of the interposer using electroplating and the reflow method.
引用
收藏
页码:8987 / 8992
页数:6
相关论文
共 50 条
  • [41] Effectiveness of a Guard Ring Utilizing an Inversion Layer Surrounding a Through Silicon Via
    Kim, Kyung-Do
    Jun, Byung-Jun
    Kim, Jae-Bum
    Choi, Kang-Sik
    Cha, Seon-Yong
    Lee, Jung-Hoon
    Jeong, Jae-Goan
    Lee, Seok-Hee
    Lee, Jong-Ho
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (03) : 268 - 270
  • [42] Electromigration behavior comparison between through silicon via and through dielectric via in 2.5D interposer
    Wu, Fa
    Li, Hao
    Cui, Wei
    Liu, Guangyin
    Zhang, Lun
    Feng, Yang
    Yang, Saiyu
    Tang, Qin
    Wang, Pan
    Shen, Jun
    Tang, Zhaohuan
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2025, 36 (10)
  • [43] Interfacial electromagnetic-thermal characterization of a shielded pair through-silicon via a silicon interposer
    Liao, Chenguang
    Zhu, Zhangming
    Yang, Yintang
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2018, 33 (11)
  • [44] Researchon Mechanical Behavior of Through silicon via of 2.5D Interposer
    Yang, Jun
    Yao, Quanbin
    Lin, Pengrong
    Xie, Xiaochen
    Lian, Binhao
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 913 - 918
  • [45] Through-Silicon Via Process Module with Backside Metallization and Redistribution Layer within a 130 nm SiGe BiCMOS Technology
    Wietstruck, M.
    Marschmeyer, S.
    Lisker, M.
    Krueger, A.
    Wolansky, D.
    Fraschke, M.
    Kulse, P.
    Goeritz, A.
    Inac, M.
    Voss, T.
    Mai, A.
    Kaynak, M.
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [46] Understanding Effect of Additives in Copper Electroplating Filling for Through Silicon Via
    Miao, Min
    Zhu, Yunhui
    Bian, Yuan
    Sun, Xin
    Ma, Shenglin
    Cui, Qinghu
    Zhong, Xiao
    Fang, Runiu
    Chen, Jing
    Jin, Yufeng
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 251 - 253
  • [47] A numerical study on thermal deformation of through silicon via with electroplating defect
    Hou, Chongbin
    Qiu, Yang
    Zhao, Xingyan
    Zheng, Shaonan
    Dong, Yuan
    Zhong, Qize
    Hu, Ting
    MULTIDISCIPLINE MODELING IN MATERIALS AND STRUCTURES, 2024, 20 (01) : 115 - 125
  • [48] Effects of twin boundaries on the void formation in Cu-filled through silicon vias under thermal process
    Xuewei Zhao
    Limin Ma
    Yishu Wang
    Fu Guo
    Journal of Materials Science: Materials in Electronics, 2019, 30 : 5845 - 5853
  • [49] Three-Dimensional Capacitor Embedded in Fully Cu-Filled Through-Silicon Via and Its Thermo-Mechanical Reliability for Power Delivery Applications
    Lin, Ye
    Apriyana, Anak Agung Alit
    Li, Hong Yu
    Tan, Chuan Seng
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 393 - 398
  • [50] Analysis of Carrier Mobility Change in Silicon Inversion Layer Due to Through-Silicon Via Thermal Stress
    Hsieh, C-C
    Chiu, T-C
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,