Silicon Interposer BGA Package with a Cu-Filled Through Silicon via and a Multi layer Redistribution Layer Fabricated via Electroplating

被引:0
|
作者
Kim, Taeyoo [1 ]
Son, Hwajin [1 ]
Lim, Seung-Kyu [2 ]
Song, Yongil [1 ]
Suh, Sujeong [1 ,3 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Sci & Engn, Suwon 440746, Gyeonggi Do, South Korea
[2] Samsung Elect, Mfg Technol Ctr, Semicond Equipment Team, Suwon 443742, Gyeonggi Do, South Korea
[3] Sungkyunkwan Univ, Smart E Plating Reg Innovat Syst, Suwon 440746, Gyeonggi Do, South Korea
关键词
TSV; Silicon Interposer; 3-D Interconnection; Cu Filling;
D O I
10.1166/jnn.2014.10053
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As large-scale integrated circuit chips become smaller, conventional organic buildup substrates can no longer support them. To resolve this problem, silicon interposers with through silicon via (TSV) technology are gaining recognition as alternative solution to provide high-density interconnection, improved electrical performance due to shorter interconnection from the die to substrate for nano-scale devices. In this study, we fabricated a silicon interposer to achieve high density and high performance packages. Via holes were etched via the Bosch process using a deep reactive ion etcher and SiO2 formed with a diffusion furnace as the diffusion barrier of the Cu electrode. TSVs were filled with Cu under various electroplating conditions. After Cu filling, a Cu post was formed directly using the over-filled Cu electrode through a chemical mechanical polishing process. A double-layer redistribution layer was formed on one side of the interposer using a lift-off process. Sn-3.5% Ag solder bumps 40 mu m in diameter were formed directly on the Cu post on another side of the interposer using electroplating and the reflow method.
引用
收藏
页码:8987 / 8992
页数:6
相关论文
共 50 条
  • [21] Mechanism of the Local Cu Protrusion in Cu-Filled Through Silicon Vias Under Heat Treatment
    Zhao, Xuewei
    Ma, Limin
    Wang, Yishu
    Guo, Fu
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (01) : 152 - 158
  • [22] A Wet Process to Form Silicon Oxide Thin Layer for Through Silicon Via Application
    Huang, Zhigang
    Zhang, Junhong
    Li, Ming
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [23] Research On Microsystem Interposer Designer Software With Through Silicon Via
    Lv, Yanzhu
    Miao, Min
    Wang, Xiaofei
    Liu, Huifen
    Sun, Xin
    Li, Zhensong
    Zhang, Yuexia
    Zhang, Xiaoqing
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 137 - 141
  • [24] Warpage Prediction and Lifetime Analysis for Large Size Through-silicon-via (TSV) Interposer Package
    Su, Meiying
    Chen, Cheng
    Zhou, Minghao
    Li, Jun
    Cao, Liqiang
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 387 - 390
  • [25] Noise Coupling of Through-Via in Silicon and Glass Interposer
    Lee, Manho
    Cho, Jonghyun
    Kim, Joohee
    Kim, Joungho
    Kim, Jiseong
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1806 - 1810
  • [26] Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer
    Chai, Tai Chong
    Zhang, Xiaowu
    Lau, John H.
    Selvanayagam, Cheryl S.
    Damaruganath, Pinjala
    Hoe, Yen Yi Germaine
    Ong, Yue Ying
    Rao, Vempati Srinivas
    Wai, Eva
    Li, Hong Yu
    Liao, E. Bin
    Ranganathan, Nagarajan
    Vaidyanathan, Kripesh
    Liu, Shiguo
    Sun, Jiangyan
    Ravi, Mullapudi
    Vath, Charles J., III
    Tsutsumi, Yoshihiro
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (05): : 660 - 672
  • [27] A Study of the Global and Local Cu Protrusion in Cu-Filled Through Silicon Vias Under Heat Treatment
    Zhao, Xuewei
    Li, Nannan
    Xing, Chaoyang
    Yang, Jianqun
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,
  • [28] Process Development and Characterization of BCB-based Redistribution Layer (RDL) for Silicon Interposer Application
    Sun, Xin
    Cui, Qinghu
    Zhu, Yunhui
    Ma, Shenglin
    Chen, Jing
    Miao, Min
    Jin, Yufeng
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [29] Development of Embedded Redistribution Layer-Based Silicon Interposer for 3-D Integration
    Qiu, Yang
    Yue, Shichao
    Moussa, Walied A.
    Mousavi, Pedram
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (03): : 399 - 409
  • [30] A wet process to fabricate silicon oxide layer for through-silicon-via insulator application
    Duan, Haoze
    Zheng, Shuai
    Gao, Liming
    Li, Ming
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 501 - 505