Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer

被引:28
|
作者
Chai, Tai Chong [1 ]
Zhang, Xiaowu [1 ]
Lau, John H. [2 ]
Selvanayagam, Cheryl S. [1 ]
Damaruganath, Pinjala [1 ]
Hoe, Yen Yi Germaine [1 ]
Ong, Yue Ying [1 ]
Rao, Vempati Srinivas [1 ]
Wai, Eva [1 ]
Li, Hong Yu [1 ]
Liao, E. Bin [1 ]
Ranganathan, Nagarajan [1 ]
Vaidyanathan, Kripesh [1 ]
Liu, Shiguo [3 ]
Sun, Jiangyan [4 ]
Ravi, Mullapudi [5 ]
Vath, Charles J., III [6 ]
Tsutsumi, Yoshihiro [7 ]
机构
[1] Agcy Sci Technol & Res, Dept Microsyst Modules & Components, Inst Microelect, Singapore 117685, Singapore
[2] Ind Technol Res Inst, Elect & Optoelect Lab, Hsinchu 310, Taiwan
[3] IBIDEN Singapore Pte Ltd, Singapore 339773, Singapore
[4] Shanghai Sinyang Semicond Mat Co Ltd, Shanghai 201616, Peoples R China
[5] Tango Syst Inc, San Jose, CA 95131 USA
[6] ASM Technol Singapore Pte Ltd, Singapore 768924, Singapore
[7] DISCO Hitec Pte Ltd, Singapore 417938, Singapore
关键词
Cu/low-k chip; mechanical modeling; packaging assembly; reliability; thermal modeling; through silicon via interposer; wafer fabrication; TECHNOLOGY; INTEGRATION;
D O I
10.1109/TCPMT.2010.2101911
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The continuous push for smaller bump pitch interconnection in line with smaller Cu/low-k technology nodes demands the substrate technology to support finer interconnection. However, the conventional organic buildup substrate is facing a bottleneck in fine-pitch wiring due to its technology limitation, and the cost of fabricating finer pitch organic substrate is higher. To address these needs, Si interposer with through silicon via (TSV) has emerged as a good solution to provide high wiring density interconnection, and at the same time to minimize coefficient of thermal expansion mismatch to the Cu/low-k chip that is vulnerable to thermal-mechanical stress and improve electrical performance due to shorter interconnection from the chip to the substrate. This paper presents the development of TSV interposer technology for a 21 x 21 mm Cu/low-k test chip on flip chip ball grid array (FCBGA) package. The Cu/low-k chip is a 65-nm nine-metal layer chip with 150-mu m SnAg bump pitch of total 11 000 I/O, with via chain and daisy chain for interconnect integrity monitoring and reliability testing. The TSV interposer size is 25 x 25 x 0.3 mm with CuNiAu as under bump metallization on the top side and SnAgCu bumps on the underside. The conventional bismaleimide triazine substrate size is 45 x 45 mm with BGA pad pitch of 1 mm and core thickness of 0.8 mm. Mechanical and thermal modeling and simulation for the FCBGA package with TSV interposer have been performed. TSV interposer fabrication processes and assembly process of the large die mounted on TSV interposer with Pb-free solder bumps and underfill have been set up. The FCBGA samples have passed moisture sensitivity test and thermal cycling reliability testing without failures in underfill delamination and daisy chain resistance measurements.
引用
收藏
页码:660 / 672
页数:13
相关论文
共 50 条
  • [1] Development of Through Silicon Via (TSV) Interposer Technology for Large Die (21x21mm) Fine-pitch Cu/low-k FCBGA Package
    Zhang, Xiaowu
    Chai, T. C.
    Lau, John H.
    Selvanayagam, C. S.
    Biswas, Kalyan
    Liu, Shiguo
    Pinjala, D.
    Tang, G. Y.
    Ong, Y. Y.
    Vempati, S. R.
    Wai, Eva
    Li, H. Y.
    Liao, E. B.
    Ranganathan, N.
    Kripesh, V.
    Sun, Jiangyan
    Doricko, John
    Vath, C. J., III
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 305 - +
  • [2] Assembly of Large Dies Fine Pitch Cu/low-k FCBGA Package with Through Silicon Via (TSV) Interposer
    Wai, Leong Ching
    Zhang, Xiaowu
    Chai, T. C.
    Srinivas, Vempati Rao
    Ho, David
    Pinjala, D.
    Myo, E. P. P.
    Jong, M. C.
    Lim, Sharon
    Ong, Joe
    Thew, Serene
    Chen, Kelvin
    Shekar, Varsala N.
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 44 - 48
  • [3] Design, assembly and reliability of large die and fine-pitch Cu/low-k flip chip package
    Ong, Yue Ying
    Ho, Soon Wee
    Vaidyanathan, Kripesh
    Sekhar, Vasarla Nagendra
    Jong, Ming Chinq
    Long, Samuel Lim Yak
    Sheng, Vincent Lee Wen
    Wai, Leong Ching
    Rao, Vempati Srinivasa
    Ong, Jimmy
    Ong, Xuefen
    Zhang, Xiaowu
    Seung, Yoon Uk
    Lau, John H.
    Lim, Yeow Kheng
    Yeo, David
    Chan, Kai Chong
    Zhang Yanfeng
    Tan, Juan Boon
    Sohn, Dong Kyun
    MICROELECTRONICS RELIABILITY, 2010, 50 (07) : 986 - 994
  • [4] Underfill Selection, Characterization, and Reliability Study for Fine-Pitch, Large Die Cu/Low-K Flip Chip Package
    Ong, Yue Ying
    Ho, Soon Wee
    Sekhar, Vasarla Nagendra
    Ong, Xuefen
    Ong, Jimmy
    Zhang, Xiaowu
    Vaidyanathan, Kripesh
    Yoon, Seung Uk
    Lau, John H.
    Kheng, Lim Yeow
    Yeo, David
    Chan, Kai Chong
    Zhang, Yanfeng
    Tan, Juan Boon
    Sohn, Dong Kyun
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (03): : 279 - 290
  • [5] A systematic underfill selection methodology for fine pitch Cu/low-k FCBGA package
    Ong, Xuefen
    Ho, Soon Wee
    Ong, Yue Ying
    Wai, Leong Ching
    Vaidyanathan, Kripesh
    Lim, Yeow Kheng
    Yeo, David
    Chan, Kai Chong
    Tan, Juan Boon
    Sohn, Dong Kyun
    Hsia, Liang Choo
    Chen, Zhong
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 646 - +
  • [6] Underfill selection methodology for fine pitch Cu/low-k FCBGA packages
    Ong, Xuefen
    Ho, Soon Wee
    Ong, Yue Ying
    Wai, Leong Ching
    Vaidyanathan, Kripesh
    Lim, Yeow Kheng
    Yeo, David
    Chan, Kai Chong
    Tan, Juan Boon
    Sohn, Dong Kyun
    Hsia, Liang Choo
    Chen, Zhong
    MICROELECTRONICS RELIABILITY, 2009, 49 (02) : 150 - 162
  • [7] Development of a Cu/Low-k Stack Die Fine Pitch Ball Grid Array (FBGA) Package for System in Package Applications
    Zhang, Xiaowu
    Lau, John H.
    Premachandran, C. S.
    Chong, Ser-Choong
    Wai, Leong Ching
    Lee, Vincent
    Chai, T. C.
    Kripesh, V.
    Sekhar, Vasarla Nagendra
    Pinjala, D.
    Che, F. X.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (03): : 299 - 309
  • [8] Design and Optimization of Bump Structures of Large Die Fine Pitch Copper/Low-k FCBGA and Copper Post Interconnections
    Biswas, Kalyan
    Liu, Shiguo
    Zhang, Xiaowu
    Chai, T. C.
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 429 - +
  • [9] Design, Assembly and Reliability of Large Die (21 x 21 mm2) and Fine-pitch (150μm) Cu/Low-K Flip Chip Package
    Ong, Yue Ying
    Vaidyanathan, Kripesh
    Ho, Soon Wee
    Sekhar, Vasarla Nagendra
    Jong, Ming Ching
    Wai, Leon Ching
    Rao, Vempati Srinivasa
    Sheng, Vincent Lee Wen
    Ong, Jimmy
    Ong, Xuefen
    Zhang, Xiaowu
    Seung, Yoon Uk
    Lau, John
    Lim, Yeow Kheng
    Yeo, David
    Chan, Kai Chong
    Zhang Yanfeng
    Tan, Juan Boon
    Sohn, Dong Kyun
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 613 - +
  • [10] Development of Through Silicon Via (TSV) Interposer for Memory Module Flip Chip Package
    Kao, Nicholas
    Chen, Eason
    Lee, Daniel
    Ma, Mike
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1461 - 1466