共 50 条
- [22] Impact of Chip Package Interaction on Cu/Ultra low-k interconnect delamination in Flip Chip Package with large die PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 217 - 219
- [23] Structural design for Cu/low-K larger die flip chip package EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
- [24] Development of a 65nm Cu/low-k Stack Die FBGA Package for SiP Applications EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 379 - +
- [26] Conductive Anodic Filament Failures in Fine-Pitch Through-Via Interconnections in Organic Package Substrates Journal of Electronic Materials, 2013, 42 : 348 - 354
- [27] Optimization of the Thermomechanical Reliability of a 65 nm Cu/low-k Large-Die Flip Chip Package IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (04): : 838 - 848
- [28] A Study on Fine-Pitch Convertors for Radiation Detectors with Interposers as an Alternative to Through Silicon Via Technology 2022 IEEE 9TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC, 2022, : 55 - 61
- [29] Design & development of a large die and fine pitch wafer level package for mobile applications 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 570 - +
- [30] Chip Package Interaction Analysis for Cu/Ultra Low-k Large Die Flip Chip Ball Grid Array IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 87 - +