Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer

被引:28
|
作者
Chai, Tai Chong [1 ]
Zhang, Xiaowu [1 ]
Lau, John H. [2 ]
Selvanayagam, Cheryl S. [1 ]
Damaruganath, Pinjala [1 ]
Hoe, Yen Yi Germaine [1 ]
Ong, Yue Ying [1 ]
Rao, Vempati Srinivas [1 ]
Wai, Eva [1 ]
Li, Hong Yu [1 ]
Liao, E. Bin [1 ]
Ranganathan, Nagarajan [1 ]
Vaidyanathan, Kripesh [1 ]
Liu, Shiguo [3 ]
Sun, Jiangyan [4 ]
Ravi, Mullapudi [5 ]
Vath, Charles J., III [6 ]
Tsutsumi, Yoshihiro [7 ]
机构
[1] Agcy Sci Technol & Res, Dept Microsyst Modules & Components, Inst Microelect, Singapore 117685, Singapore
[2] Ind Technol Res Inst, Elect & Optoelect Lab, Hsinchu 310, Taiwan
[3] IBIDEN Singapore Pte Ltd, Singapore 339773, Singapore
[4] Shanghai Sinyang Semicond Mat Co Ltd, Shanghai 201616, Peoples R China
[5] Tango Syst Inc, San Jose, CA 95131 USA
[6] ASM Technol Singapore Pte Ltd, Singapore 768924, Singapore
[7] DISCO Hitec Pte Ltd, Singapore 417938, Singapore
关键词
Cu/low-k chip; mechanical modeling; packaging assembly; reliability; thermal modeling; through silicon via interposer; wafer fabrication; TECHNOLOGY; INTEGRATION;
D O I
10.1109/TCPMT.2010.2101911
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The continuous push for smaller bump pitch interconnection in line with smaller Cu/low-k technology nodes demands the substrate technology to support finer interconnection. However, the conventional organic buildup substrate is facing a bottleneck in fine-pitch wiring due to its technology limitation, and the cost of fabricating finer pitch organic substrate is higher. To address these needs, Si interposer with through silicon via (TSV) has emerged as a good solution to provide high wiring density interconnection, and at the same time to minimize coefficient of thermal expansion mismatch to the Cu/low-k chip that is vulnerable to thermal-mechanical stress and improve electrical performance due to shorter interconnection from the chip to the substrate. This paper presents the development of TSV interposer technology for a 21 x 21 mm Cu/low-k test chip on flip chip ball grid array (FCBGA) package. The Cu/low-k chip is a 65-nm nine-metal layer chip with 150-mu m SnAg bump pitch of total 11 000 I/O, with via chain and daisy chain for interconnect integrity monitoring and reliability testing. The TSV interposer size is 25 x 25 x 0.3 mm with CuNiAu as under bump metallization on the top side and SnAgCu bumps on the underside. The conventional bismaleimide triazine substrate size is 45 x 45 mm with BGA pad pitch of 1 mm and core thickness of 0.8 mm. Mechanical and thermal modeling and simulation for the FCBGA package with TSV interposer have been performed. TSV interposer fabrication processes and assembly process of the large die mounted on TSV interposer with Pb-free solder bumps and underfill have been set up. The FCBGA samples have passed moisture sensitivity test and thermal cycling reliability testing without failures in underfill delamination and daisy chain resistance measurements.
引用
收藏
页码:660 / 672
页数:13
相关论文
共 50 条
  • [21] Development of a BGA Package Based on Si Interposer with Through Silicon Via
    张灏
    蔡坚
    王谦
    王涛
    王水弟
    Tsinghua Science and Technology, 2011, 16 (04) : 408 - 413
  • [22] Impact of Chip Package Interaction on Cu/Ultra low-k interconnect delamination in Flip Chip Package with large die
    Uchibori, Chihiro J.
    Lee, Michael
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 217 - 219
  • [23] Structural design for Cu/low-K larger die flip chip package
    Biswas, Kalyan
    Liu, Shiguo
    Zhang, Xiaowu
    Chai, T. C.
    Chong, Ser-Choong
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
  • [24] Development of a 65nm Cu/low-k Stack Die FBGA Package for SiP Applications
    Zhang, Xiaowu
    Premachandran, C. S.
    Chong, Ser-Choong
    Wai, Leong Ching
    Lee, Vincent
    Chai, T. C.
    Kripesh, V.
    Lau, John H.
    Sekhar, V. K.
    Wang, Sandy
    Pinjala, D.
    Lee, Charles
    Yeow, Siao Lin
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 379 - +
  • [25] Conductive Anodic Filament Failures in Fine-Pitch Through-Via Interconnections in Organic Package Substrates
    Ramachandran, Koushik
    Liu, Fuhan
    Raj, P. Markondeya
    Sundaram, Venky
    Tummala, Rao
    JOURNAL OF ELECTRONIC MATERIALS, 2013, 42 (02) : 348 - 354
  • [26] Conductive Anodic Filament Failures in Fine-Pitch Through-Via Interconnections in Organic Package Substrates
    Koushik Ramachandran
    Fuhan Liu
    P. Markondeya Raj
    Venky Sundaram
    Rao Tummala
    Journal of Electronic Materials, 2013, 42 : 348 - 354
  • [27] Optimization of the Thermomechanical Reliability of a 65 nm Cu/low-k Large-Die Flip Chip Package
    Ong, Jimmy M. G.
    Tay, Andrew A. O.
    Zhang, X.
    Kripesh, V.
    Lim, Y. K.
    Yeo, D.
    Chan, K. C.
    Tan, J. B.
    Hsia, L. C.
    Sohn, D. K.
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (04): : 838 - 848
  • [28] A Study on Fine-Pitch Convertors for Radiation Detectors with Interposers as an Alternative to Through Silicon Via Technology
    Schneider, Andreas
    Beckett, Dan
    Ghorbanian, Navid
    Cross, Simon P.
    Veale, Mathew C.
    Wilson, Mathew D.
    Hart, Mathew
    Lipp, John D.
    French, Marcus J.
    2022 IEEE 9TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC, 2022, : 55 - 61
  • [29] Design & development of a large die and fine pitch wafer level package for mobile applications
    Kripesh, Vaidyanathan
    Zhang, Xiaowu
    Khan, Navas
    Rotaru, Mihai
    Chong, Chai Tai
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 570 - +
  • [30] Chip Package Interaction Analysis for Cu/Ultra Low-k Large Die Flip Chip Ball Grid Array
    Uchibori, Chihiro J.
    Lee, Michael
    Zhang, Xeufeng
    Ho, Paul S.
    IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 87 - +