Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer

被引:28
|
作者
Chai, Tai Chong [1 ]
Zhang, Xiaowu [1 ]
Lau, John H. [2 ]
Selvanayagam, Cheryl S. [1 ]
Damaruganath, Pinjala [1 ]
Hoe, Yen Yi Germaine [1 ]
Ong, Yue Ying [1 ]
Rao, Vempati Srinivas [1 ]
Wai, Eva [1 ]
Li, Hong Yu [1 ]
Liao, E. Bin [1 ]
Ranganathan, Nagarajan [1 ]
Vaidyanathan, Kripesh [1 ]
Liu, Shiguo [3 ]
Sun, Jiangyan [4 ]
Ravi, Mullapudi [5 ]
Vath, Charles J., III [6 ]
Tsutsumi, Yoshihiro [7 ]
机构
[1] Agcy Sci Technol & Res, Dept Microsyst Modules & Components, Inst Microelect, Singapore 117685, Singapore
[2] Ind Technol Res Inst, Elect & Optoelect Lab, Hsinchu 310, Taiwan
[3] IBIDEN Singapore Pte Ltd, Singapore 339773, Singapore
[4] Shanghai Sinyang Semicond Mat Co Ltd, Shanghai 201616, Peoples R China
[5] Tango Syst Inc, San Jose, CA 95131 USA
[6] ASM Technol Singapore Pte Ltd, Singapore 768924, Singapore
[7] DISCO Hitec Pte Ltd, Singapore 417938, Singapore
关键词
Cu/low-k chip; mechanical modeling; packaging assembly; reliability; thermal modeling; through silicon via interposer; wafer fabrication; TECHNOLOGY; INTEGRATION;
D O I
10.1109/TCPMT.2010.2101911
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The continuous push for smaller bump pitch interconnection in line with smaller Cu/low-k technology nodes demands the substrate technology to support finer interconnection. However, the conventional organic buildup substrate is facing a bottleneck in fine-pitch wiring due to its technology limitation, and the cost of fabricating finer pitch organic substrate is higher. To address these needs, Si interposer with through silicon via (TSV) has emerged as a good solution to provide high wiring density interconnection, and at the same time to minimize coefficient of thermal expansion mismatch to the Cu/low-k chip that is vulnerable to thermal-mechanical stress and improve electrical performance due to shorter interconnection from the chip to the substrate. This paper presents the development of TSV interposer technology for a 21 x 21 mm Cu/low-k test chip on flip chip ball grid array (FCBGA) package. The Cu/low-k chip is a 65-nm nine-metal layer chip with 150-mu m SnAg bump pitch of total 11 000 I/O, with via chain and daisy chain for interconnect integrity monitoring and reliability testing. The TSV interposer size is 25 x 25 x 0.3 mm with CuNiAu as under bump metallization on the top side and SnAgCu bumps on the underside. The conventional bismaleimide triazine substrate size is 45 x 45 mm with BGA pad pitch of 1 mm and core thickness of 0.8 mm. Mechanical and thermal modeling and simulation for the FCBGA package with TSV interposer have been performed. TSV interposer fabrication processes and assembly process of the large die mounted on TSV interposer with Pb-free solder bumps and underfill have been set up. The FCBGA samples have passed moisture sensitivity test and thermal cycling reliability testing without failures in underfill delamination and daisy chain resistance measurements.
引用
收藏
页码:660 / 672
页数:13
相关论文
共 50 条
  • [31] Design, Fabrication and Characterization of Low-Cost Glass Interposers with Fine-Pitch Through-Package-Vias
    Sukumaran, Vijay
    Bandyopadhyay, Tapobrata
    Chen, Qiao
    Kumbhat, Nitesh
    Liu, Fuhan
    Pucha, Raghu
    Sato, Yoichiro
    Watanabe, Mitsuru
    Kitaoka, Kenji
    Ono, Motoshi
    Suzuki, Yuya
    Karoui, Choukri
    Nopper, Christian
    Swaminathan, Madhavan
    Sundaram, Venky
    Tummala, Rao
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 583 - 588
  • [32] Development of a Stacked WCSP Package Platform using TSV (Through Silicon Via) Technology
    Dunne, Rajiv
    Takahashi, Yoshimi
    Mawatari, Kazuaki
    Matsuura, Masamitsu
    Bonifield, Tom
    Steinmann, Philipp
    Stepniak, Dave
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1062 - 1067
  • [33] Fabrication of High Aspect Ratio TSV and Assembly With Fine-Pitch Low-Cost Solder Microbump for Si Interposer Technology With High-Density Interconnects
    Yu, Aibin
    Lau, John H.
    Ho, Soon Wee
    Kumar, Aditya
    Hnin, Wai Yin
    Lee, Wen Sheng
    Jong, Ming Ching
    Sekhar, Vasarla Nagendra
    Kripesh, Vaidyanathan
    Pinjala, Damaruganath
    Chen, Scott
    Chan, Chien-Feng
    Chao, Chun-Chieh
    Chiu, Chi-Hsin
    Huang, Chih-Ming
    Chen, Carl
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (09): : 1336 - 1344
  • [34] Development of capillaries for wire bonding of low-k ultra-fine-pitch devices
    Goh, K. S.
    Zhong, Z. W.
    MICROELECTRONIC ENGINEERING, 2006, 83 (10) : 2009 - 2014
  • [35] Silicon Interposer BGA Package with a Cu-Filled Through Silicon via and a Multi layer Redistribution Layer Fabricated via Electroplating
    Kim, Taeyoo
    Son, Hwajin
    Lim, Seung-Kyu
    Song, Yongil
    Suh, Sujeong
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2014, 14 (12) : 8987 - 8992
  • [36] Development of a Through-Silicon Via (TSV) Process Module for Multi-Project Wafer SiGe BiCMOS and Silicon Interposer
    Wietstruck, M.
    Marschmeyer, S.
    Kulse, P.
    Voss, T.
    Lisker, M.
    Krueger, A.
    Wolansky, D.
    Fraschke, M.
    Kaynak, M.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2267 - 2274
  • [37] Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection
    Knickerbocker, JU
    Andry, PS
    Buchwalter, LP
    Deutsch, A
    Horton, RR
    Jenkins, KA
    Kwark, YH
    McVicker, G
    Patel, CS
    Polastre, RJ
    Schuster, C
    Sharma, A
    Sri-Jayantha, SM
    Surovic, CW
    Tsang, CK
    Webb, BC
    Wright, SL
    McKnight, SR
    Sprogis, EJ
    Dang, B
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (4-5) : 725 - 753
  • [38] Study on Low Warpage and High Reliability for Large Package Using TSV-Free Interposer Technology Through SMART Codesign Modeling
    Che, Fa Xing
    Kawano, Masaya
    Ding, Mian Zhi
    Han, Yong
    Bhattacharya, Surya
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (11): : 1774 - 1785
  • [39] Post TSV Etch Cleaning Process Development using SAPS Megasonic Technology 3D/TSV/ Interposer: Through Silicon Via and Packaging
    Chen, Fuping
    Zhang, Xiaoyan
    Wang, Xi
    Tao, Xuecheng
    Yang, Shu
    Wang, David H.
    Vartanian, Victor
    Sapp, Brian
    2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, : 201 - 203
  • [40] Fine-pitch through-silicon via integration with self-aligned back-side benzocyclobutene passivation layer
    Guan, Yong
    Ma, Shenglin
    Zeng, Qinghua
    Chen, Jing
    Jin, Yufeng
    MICRO & NANO LETTERS, 2016, 11 (10): : 619 - 622