Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer

被引:28
|
作者
Chai, Tai Chong [1 ]
Zhang, Xiaowu [1 ]
Lau, John H. [2 ]
Selvanayagam, Cheryl S. [1 ]
Damaruganath, Pinjala [1 ]
Hoe, Yen Yi Germaine [1 ]
Ong, Yue Ying [1 ]
Rao, Vempati Srinivas [1 ]
Wai, Eva [1 ]
Li, Hong Yu [1 ]
Liao, E. Bin [1 ]
Ranganathan, Nagarajan [1 ]
Vaidyanathan, Kripesh [1 ]
Liu, Shiguo [3 ]
Sun, Jiangyan [4 ]
Ravi, Mullapudi [5 ]
Vath, Charles J., III [6 ]
Tsutsumi, Yoshihiro [7 ]
机构
[1] Agcy Sci Technol & Res, Dept Microsyst Modules & Components, Inst Microelect, Singapore 117685, Singapore
[2] Ind Technol Res Inst, Elect & Optoelect Lab, Hsinchu 310, Taiwan
[3] IBIDEN Singapore Pte Ltd, Singapore 339773, Singapore
[4] Shanghai Sinyang Semicond Mat Co Ltd, Shanghai 201616, Peoples R China
[5] Tango Syst Inc, San Jose, CA 95131 USA
[6] ASM Technol Singapore Pte Ltd, Singapore 768924, Singapore
[7] DISCO Hitec Pte Ltd, Singapore 417938, Singapore
关键词
Cu/low-k chip; mechanical modeling; packaging assembly; reliability; thermal modeling; through silicon via interposer; wafer fabrication; TECHNOLOGY; INTEGRATION;
D O I
10.1109/TCPMT.2010.2101911
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The continuous push for smaller bump pitch interconnection in line with smaller Cu/low-k technology nodes demands the substrate technology to support finer interconnection. However, the conventional organic buildup substrate is facing a bottleneck in fine-pitch wiring due to its technology limitation, and the cost of fabricating finer pitch organic substrate is higher. To address these needs, Si interposer with through silicon via (TSV) has emerged as a good solution to provide high wiring density interconnection, and at the same time to minimize coefficient of thermal expansion mismatch to the Cu/low-k chip that is vulnerable to thermal-mechanical stress and improve electrical performance due to shorter interconnection from the chip to the substrate. This paper presents the development of TSV interposer technology for a 21 x 21 mm Cu/low-k test chip on flip chip ball grid array (FCBGA) package. The Cu/low-k chip is a 65-nm nine-metal layer chip with 150-mu m SnAg bump pitch of total 11 000 I/O, with via chain and daisy chain for interconnect integrity monitoring and reliability testing. The TSV interposer size is 25 x 25 x 0.3 mm with CuNiAu as under bump metallization on the top side and SnAgCu bumps on the underside. The conventional bismaleimide triazine substrate size is 45 x 45 mm with BGA pad pitch of 1 mm and core thickness of 0.8 mm. Mechanical and thermal modeling and simulation for the FCBGA package with TSV interposer have been performed. TSV interposer fabrication processes and assembly process of the large die mounted on TSV interposer with Pb-free solder bumps and underfill have been set up. The FCBGA samples have passed moisture sensitivity test and thermal cycling reliability testing without failures in underfill delamination and daisy chain resistance measurements.
引用
收藏
页码:660 / 672
页数:13
相关论文
共 50 条
  • [41] Via-First Process to Enable Copper Metallization of Glass Interposers With High-Aspect-Ratio, Fine-Pitch Through-Package-Vias
    Huang, Timothy B.
    Chou, Bruce
    Tong, Jialing
    Ogawa, Tomonori
    Sundaram, Venky
    Tummala, Rao R.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (04): : 544 - 551
  • [42] Development of 50mm flipchip plastic ball grid array package with low-K silicon technology
    Kutlu, Z
    Rajagopalan, S
    Chung, CW
    55th Electronic Components & Technology Conference, Vols 1 and 2, 2005 Proceedings, 2005, : 14 - 17
  • [43] Enabling Fine Pitch Cu & Ag alloy Wire Bond Assessment for 28nm Ultra Low-k Structure
    Beleran, John D.
    Milanes, Ninoy, II
    Mehta, Gaurav
    Suthiwongsunthorn, Nathapong
    Rajoo, Ranjan
    Chong, Chan Kai
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 490 - 497
  • [44] Reliability of high-end flip-chip package with large 45nm ultra low-k die
    Bansal, Anurag
    Kang, Teck-Gyu
    Li, Yuan
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1357 - 1361
  • [45] Characterization of Fine-Pitch Solder Bump Joint and Package Warpage for Low K High-Pin-Count Flip-Chip BGA through Shadow Moire and Micro Moire Techniques
    Liu, An-Hong
    Wang, David W.
    Huang, Hsiang-Ming
    Sun, Ming
    Lin, Muh-Ren
    Zhong, Chonghua
    Hwang, Sheng-Jye
    Lu, Hsuan-Heng
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 431 - 440
  • [46] Development of bottom-up Cu electroplating process and overburden reduction for Through Silicon Via (TSV) application
    Hwang, Gilho
    Kalaiselvan, Ravanethran
    Yusoff, Hilmi B. Mohamed
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 57 - 60
  • [47] Differential Heating/Cooling Chip Joining Method to Prevent Chip Package Interaction Issue in Large Die with Ultra Low-k Technology
    Sakuma, Katsuyuki
    Smith, Kurt
    Tunga, Krishna
    Perfecto, Eric
    Wassick, Thomas
    Pompeo, Frank
    Nah, Jae-Woong
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 430 - 435
  • [48] Reliability improvement of 90nm large flip chip low-k die via dicing and assembly process optimization
    Chaware, Raghunandan
    Hoang, Lan
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 622 - 626
  • [49] A prospective low-k insulator for via-last through-silicon-vias (TSVs) in 3D integration
    Tung Thanh Bui
    Cheng, Xiaojin
    Watanabe, Naoya
    Kato, Fumiki
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2182 - 2187
  • [50] Development Fine Pitch Area Array Cu Pillar/Lead Free Solder Bumps for Large 28nm Die in Large Organic Flip Chip Packages
    Osenbach, John
    Emerich, Sue
    Cate, S.
    Brady, D.
    Hwang, Seung Min
    Dang, J.
    Crouthamel, D.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 74 - 80