An efficient self-timed adder realized using conventional CMOS standard cells

被引:0
|
作者
Perri, S
Corsonello, P
Cocorullo, G
机构
[1] Univ Reggio Calabria, Dept Comp Sci Math Elect & Transportat, I-89060 Reggio Di Calabria, Italy
[2] Univ Calabria, Dept Elect Comp Sci & Syst, I-87036 Arcavacata Di Rende, CS, Italy
关键词
D O I
10.1080/00207210310001613544
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Usually, efficient self-timed adders are realized using the dynamic differential cascode voltage switch logic. This allows the end-completion to be easily detected, but it makes circuit design and testing very complex, compelling the production of full-custom layouts and leading to a very long time before marketing. This paper presents a new 56-bit high-speed self-timed adder realized with conventional AMS 0.35 mum CMOS standard cells. The proposed circuit uses overlapped execution circuits, which exploit the initialization time that always elapses between two consecutive addition operations. Compared to several self-timed adders existing in the literature, the addition circuit proposed here shows brilliant advantages in terms of speed-performance, silicon area occupancy and power dissipation.
引用
收藏
页码:413 / 422
页数:10
相关论文
共 50 条
  • [31] Power management for self-timed CMOS circuits using the half-full flag of an asynchronous FIFO
    Schumann, Thomas
    Klar, Heinrich
    ITG-Fachbericht, (147): : 263 - 267
  • [32] On Detection and Isolation of Defective Cells in Self-Timed Cellular Automata
    Isokawa, Teijiro
    Peper, Ferdinand
    Kowada, Shin'ya
    Kamiura, Naotake
    Matsui, Nobuyuki
    NATURAL COMPUTING, PROCEEDINGS, 2009, 1 : 90 - +
  • [33] Power, Delay and Area Efficient Self-Timed Multiplexer and Demultiplexer Designs
    Balasubramanian, P.
    Edwards, D. A.
    DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 173 - 178
  • [34] DESIGNING SELF-TIMED DEVICES USING THE FINITE AUTOMATION MODEL
    VARSHAVSKY, VI
    MARAKHOVSKY, VB
    SMOLENSKY, VV
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (01): : 14 - 23
  • [35] Improving smart card security using self-timed circuits
    Moore, S
    Anderson, R
    Cunningham, P
    Mullins, R
    Taylor, G
    ASYNC: EIGHTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2002, : 211 - 218
  • [36] Self-timed pipelining using latest arriving signal detection
    Kang, JK
    ELECTRONICS LETTERS, 2001, 37 (10) : 615 - 617
  • [37] Power optimization of combinational modules using self-timed precomputation
    Mota, A
    Monteiro, J
    Oliveira, A
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A17 - A20
  • [38] Speedup of self-timed digital systems using early completion
    Smith, SC
    ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 107 - 113
  • [39] Soft digital signal processing using self-timed circuits
    Kuang, WD
    Yuan, JS
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 194 - 198
  • [40] Hierarchical synchronization scheme using self-timed mesochronous interconnections
    Kim, S
    Sridhar, R
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1824 - 1827