An efficient self-timed adder realized using conventional CMOS standard cells

被引:0
|
作者
Perri, S
Corsonello, P
Cocorullo, G
机构
[1] Univ Reggio Calabria, Dept Comp Sci Math Elect & Transportat, I-89060 Reggio Di Calabria, Italy
[2] Univ Calabria, Dept Elect Comp Sci & Syst, I-87036 Arcavacata Di Rende, CS, Italy
关键词
D O I
10.1080/00207210310001613544
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Usually, efficient self-timed adders are realized using the dynamic differential cascode voltage switch logic. This allows the end-completion to be easily detected, but it makes circuit design and testing very complex, compelling the production of full-custom layouts and leading to a very long time before marketing. This paper presents a new 56-bit high-speed self-timed adder realized with conventional AMS 0.35 mum CMOS standard cells. The proposed circuit uses overlapped execution circuits, which exploit the initialization time that always elapses between two consecutive addition operations. Compared to several self-timed adders existing in the literature, the addition circuit proposed here shows brilliant advantages in terms of speed-performance, silicon area occupancy and power dissipation.
引用
收藏
页码:413 / 422
页数:10
相关论文
共 50 条
  • [41] A standard-cell self-timed multiplier for energy and area critical synchronous systems
    Killpack, KC
    Mercer, E
    Myers, CJ
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 188 - 201
  • [42] An area efficient approach to design self-timed cryptosystems combatting DPA attack
    Lee, DW
    Har, DS
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (01) : 331 - 333
  • [43] Evaluation of three 32-bit CMOS adders in DCVS logic for self-timed circuits
    Ruiz, GA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) : 604 - 613
  • [44] Low switching noise CMOS circuit design strategy based on regular self-timed structures
    González, JL
    Rubio, A
    1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 176 - 179
  • [45] VHDL Implementation of Self-Timed 32-Bit Floating Point Multiplier with Carry Look Ahead Adder
    Beohar, Salty
    Nemade, Sandip
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 772 - 775
  • [46] An adaptive supply-voltage scheme for low power self-timed CMOS digital design
    Kuang, W
    Yuan, JS
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 315 - 319
  • [47] A Practical Design Method For Prototyping Self-Timed Processors Using FPGAs
    Fiorentino, Mickael
    Savaria, Yvon
    Thibeault, Claude
    Gervais, Pascal
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1754 - 1757
  • [48] A self-timed divider using a new fast and robust pipeline scheme
    Yang, JL
    Choy, CS
    Chan, CF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 917 - 923
  • [49] A FULLY ASYNCHRONOUS DIGITAL SIGNAL PROCESSOR USING SELF-TIMED CIRCUITS
    JACOBS, GM
    BRODERSEN, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) : 1526 - 1537
  • [50] Implementation of a self-timed asynchronous parallel FIR filter using CSCD
    Lampinen, H
    Perälä, P
    Vainio, I
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 203 - 206