Low switching noise CMOS circuit design strategy based on regular self-timed structures

被引:1
|
作者
González, JL [1 ]
Rubio, A [1 ]
机构
[1] Univ Politecn Catalunya, Dept Elect Engn, ES-08034 Barcelona, Spain
关键词
D O I
10.1109/MWSCAS.1998.759463
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a new design strategy used to implement low switching noise digital circuits is presented. The switching noise reduction is achieved by controlling the shape of the switching current waveform of the CMOS logic circuits. Self-timed structures are required to obtain the wanted switching current waveform shape. Current limiters cue also rued to control the current waveform amplitude of the single cells of the structure. The design strategy proposed is applied to a circuit example, a 4x4 unsigned array multiplier, and experimental results are presented.
引用
收藏
页码:176 / 179
页数:4
相关论文
共 50 条
  • [1] An approach for self-timed synchronous CMOS circuit design
    Walker, A
    Lala, PK
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 180 - 184
  • [2] Low-power self-timed circuit design technique
    Jou, SJ
    Chung, IY
    ELECTRONICS LETTERS, 1997, 33 (02) : 110 - 111
  • [3] Functional Approach in Self-Timed Circuit Design
    Plekhanov, L. P.
    Zakharov, V. N.
    Stepchenkov, Y. A.
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [4] Self-Timed Shaper Circuit for Wide Memories in Advanced CMOS Technologies
    Nautiyal, Vivek
    Singla, Gaurav
    Dwivedi, Sagar
    Singh, Satinderjit
    Chang, Ingming
    Dasani, Jitendra
    Bohra, Fakhruddin Ali
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [5] Self-Timed Write Aid Circuit for Tall Memories in Advanced CMOS Technologies
    Nautiyal, Vivek
    Singla, Gaurav
    Maiti, Bikas
    Kinkade, Martin
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [6] Low Phase-Noise CMOS Quadrature Oscillator based on (N x 4)-stage Self-Timed Ring
    Elissati, Oussama
    El-Hadbi, Assia
    Cherkaoui, Abdelkarim
    Rieubon, Sebastien
    Fesquet, Laurent
    2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
  • [7] A low-power, low noise, configurable self-timed DSP
    Paver, NC
    Day, P
    Farnsworth, C
    Jackson, DL
    Lien, WA
    Liu, J
    ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 32 - 42
  • [8] An adaptive supply-voltage scheme for low power self-timed CMOS digital design
    Kuang, W
    Yuan, JS
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 315 - 319
  • [9] Self-timed rings as low-phase noise programmable oscillators
    Fesquet, Laurent
    Cherkaoui, Abdelkarim
    Elissati, Oussama
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 409 - 412
  • [10] Low-power globally asynchronous locally synchronous design using self-timed circuit technology
    Jou, SJ
    Chuang, IY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1808 - 1811