Low switching noise CMOS circuit design strategy based on regular self-timed structures

被引:1
|
作者
González, JL [1 ]
Rubio, A [1 ]
机构
[1] Univ Politecn Catalunya, Dept Elect Engn, ES-08034 Barcelona, Spain
关键词
D O I
10.1109/MWSCAS.1998.759463
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a new design strategy used to implement low switching noise digital circuits is presented. The switching noise reduction is achieved by controlling the shape of the switching current waveform of the CMOS logic circuits. Self-timed structures are required to obtain the wanted switching current waveform shape. Current limiters cue also rued to control the current waveform amplitude of the single cells of the structure. The design strategy proposed is applied to a circuit example, a 4x4 unsigned array multiplier, and experimental results are presented.
引用
收藏
页码:176 / 179
页数:4
相关论文
共 50 条
  • [41] High-Throughput Low-Energy Content-Addressable Memory Based on Self-Timed Overlapped Search Mechanism
    Onizawa, Naoya
    Matsunaga, Shoun
    Gaudet, Vincent C.
    Hanyu, Takahiro
    2012 18TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2012, : 41 - 48
  • [42] A new strategy to design low power translinear based CMOS analog multiplier
    Aghaei, Tohid
    Saatlo, Ali Naderi
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 180 - 188
  • [43] A Low Noise CMOS Image Sensor Read-out Circuit Based on VCO and Frequency Counter
    Tang, Jianguo
    Tang, Fang
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 624 - +
  • [44] Design of Ultra-Low-Power CMOS Amplifiers Based on Flicker Noise Reduction
    Akbari, Meysam
    Biabanifard, Sadegh
    Hashemipour, Omid
    2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 403 - 406
  • [45] Inversion-coefficient based design of RF CMOS low-noise amplifiers
    Mavredakis, Nikolaos
    Bucher, Matthias
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 74 - 77
  • [46] Design of Miniaturized UWB Low Noise Amplifier Based on 65 nm CMOS Technology
    Guo, Qing
    Chen, Yuting
    Wu, Xianliang
    2021 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS 2021), 2021, : 482 - 487
  • [47] Design of RF CMOS low noise amplifiers using a current based MOSFET model
    Baroncini, VHV
    Gouveia, OD
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 82 - 87
  • [48] Broadband low noise amplifier design based on self-bias
    Yang Xiaofeng
    Dong Pingyan
    The Journal of China Universities of Posts and Telecommunications, 2024, 31 (05) : 64 - 70
  • [49] A circuit design based approach for 1/f-noise reduction in linear analog CMOS IC's
    Koh, J
    Thewes, R
    Schmitt-Landsiedel, D
    Brederlow, R
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 222 - 225
  • [50] Design of Low Noise, Flat Gain CMOS-based Ultra-wideband Low Noise Amplifier for Cognitive Radio Application
    Tey, Y. Y.
    Ramiah, H.
    Noh, Norlaili Mohd.
    IETE JOURNAL OF RESEARCH, 2017, 63 (04) : 514 - 522