An efficient self-timed adder realized using conventional CMOS standard cells

被引:0
|
作者
Perri, S
Corsonello, P
Cocorullo, G
机构
[1] Univ Reggio Calabria, Dept Comp Sci Math Elect & Transportat, I-89060 Reggio Di Calabria, Italy
[2] Univ Calabria, Dept Elect Comp Sci & Syst, I-87036 Arcavacata Di Rende, CS, Italy
关键词
D O I
10.1080/00207210310001613544
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Usually, efficient self-timed adders are realized using the dynamic differential cascode voltage switch logic. This allows the end-completion to be easily detected, but it makes circuit design and testing very complex, compelling the production of full-custom layouts and leading to a very long time before marketing. This paper presents a new 56-bit high-speed self-timed adder realized with conventional AMS 0.35 mum CMOS standard cells. The proposed circuit uses overlapped execution circuits, which exploit the initialization time that always elapses between two consecutive addition operations. Compared to several self-timed adders existing in the literature, the addition circuit proposed here shows brilliant advantages in terms of speed-performance, silicon area occupancy and power dissipation.
引用
收藏
页码:413 / 422
页数:10
相关论文
共 50 条
  • [21] Self-Timed Shaper Circuit for Wide Memories in Advanced CMOS Technologies
    Nautiyal, Vivek
    Singla, Gaurav
    Dwivedi, Sagar
    Singh, Satinderjit
    Chang, Ingming
    Dasani, Jitendra
    Bohra, Fakhruddin Ali
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [22] VLSI implementation of a low-power high-speed self-timed adder
    Corsonello, P
    Perri, S
    Cocorullo, G
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 195 - 204
  • [23] AN EFFICIENT SELF-TIMED QUEUE ARCHITECTURE FOR ATM SWITCH LSIS
    KONDOH, H
    YAMANAKA, H
    ISHIWAKI, M
    MATSUDA, Y
    NAKAYA, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (12) : 1865 - 1872
  • [24] Efficient function-block implementation of self-timed circuits
    Li, XL
    Sanders, JW
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 269 - 272
  • [25] Energy-efficient self-timed circuit design using supply voltage scaling
    Kuang, W
    Yuan, JS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (04): : 278 - 284
  • [26] A LATENCY OPTIMIZED BIASED IMPLEMENTATION STYLE WEAK-INDICATION SELF-TIMED FULL ADDER
    Balasubramanian, Padmanabhan
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2015, 28 (04) : 657 - 671
  • [27] Evaluation of dual-rail CMOS logic styles for self-timed circuits
    Sartori, Giovani H.
    Ribas, Renato P.
    Reis, Andre I.
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 197 - +
  • [28] Self-Timed Write Aid Circuit for Tall Memories in Advanced CMOS Technologies
    Nautiyal, Vivek
    Singla, Gaurav
    Maiti, Bikas
    Kinkade, Martin
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [29] DESIGNING SELF-TIMED SYSTEMS USING CONCURRENT PROGRAMS
    BRUNVAND, E
    JOURNAL OF VLSI SIGNAL PROCESSING, 1994, 7 (1-2): : 47 - 59
  • [30] Self-timed Reinforcement Learning using Tsetlin Machine
    Wheeldon, Adrian
    Yakovlev, Alex
    Shafik, Rishad
    27TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2021), 2021, : 40 - 47