Fault simulation of behavioral VHDL model

被引:0
|
作者
Stefanovic, J [1 ]
机构
[1] Slovak Univ Technol Bratislava, Dept Comp Engn & Sci, Bratislava 81219, Slovakia
来源
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The behavioral VHDL (VHSIC Description Language) model of digital circuit is an algorithm shaped into concurrent processes they communicate by signals. The problem of ATPG (Automatic Test Pattern Generation) is to construct a method for diagnostics of such behavioral model. The diagnostics is based on incorporation of fault model, where a set of all possible faults is applied into given VHDL model and a minimal set of test patterns is investigated to detect as much faults as possible handling the behavioral model of digital circuit as a black box. This paper reports about the fault simulation algorithm, its implementation and connection to the whole ATPG system at the VHDL behavioral level of circuit description. Similar experiments are known in past at the gate level of digital circuits. The behavioral level diagnostics may be close to diagnostics of other systems then VHDL models.
引用
收藏
页码:303 / 306
页数:4
相关论文
共 50 条
  • [11] A technique for transparent fault injection and simulation in VHDL
    Zwolinski, M
    MICROELECTRONICS RELIABILITY, 2001, 41 (06) : 797 - 804
  • [12] Behavioral simulation of biological neuron systems using VHDL and VHDL-AMS
    Bailey, Julian A.
    Wilson, Peter R.
    Brown, Andrew D.
    Chad, John
    BMAS 2007: PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION WORKSHOP, 2007, : 153 - +
  • [13] Behavioral fault modeling and simulation of phase-locked loops using a VHDL-A like language
    Shi, CJR
    Godambe, NJ
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 245 - 250
  • [14] A fault injection technique for VHDL behavioral-level models
    DeLong, TA
    Johnson, BW
    Profeta, JA
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (04): : 24 - 33
  • [15] Presynthesis Test Generation using VHDL Behavioral Fault Models
    Hayne, Ronald J.
    IEEE SOUTHEASTCON 2011: BUILDING GLOBAL ENGINEERS, 2011, : 264 - 267
  • [16] Design validation of behavioral VHDL descriptions for arbitrary fault models
    Xin, F
    Ciesielski, M
    Harris, IG
    ETS 2005:10th IEEE European Test Symposium, Proceedings, 2005, : 156 - 161
  • [17] Fault modeling and simulation using VHDL-AMS
    Perkins, AJ
    Zwolinski, M
    Chalk, CD
    Wilkins, BR
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1998, 16 (02) : 141 - 155
  • [18] SIMULATION ACCELERATOR SPEEDS BEHAVIORAL-LEVEL VHDL
    TUCK, B
    COMPUTER DESIGN, 1992, 31 (08): : 121 - 121
  • [19] Functional fault simulation of VHDL gate level models
    Aftabjahani, SA
    Navabi, Z
    VHDL INTERNATIONAL USERS' FORUM, PROCEEDINGS, 1997, : 18 - 23
  • [20] Fault Modeling and Simulation Using VHDL-AMS
    A. J. Perkins
    M. Zwolinski
    C. D. Chalk
    B. R. Wilkins
    Analog Integrated Circuits and Signal Processing, 1998, 16 : 141 - 155