Fault simulation of behavioral VHDL model

被引:0
|
作者
Stefanovic, J [1 ]
机构
[1] Slovak Univ Technol Bratislava, Dept Comp Engn & Sci, Bratislava 81219, Slovakia
来源
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The behavioral VHDL (VHSIC Description Language) model of digital circuit is an algorithm shaped into concurrent processes they communicate by signals. The problem of ATPG (Automatic Test Pattern Generation) is to construct a method for diagnostics of such behavioral model. The diagnostics is based on incorporation of fault model, where a set of all possible faults is applied into given VHDL model and a minimal set of test patterns is investigated to detect as much faults as possible handling the behavioral model of digital circuit as a black box. This paper reports about the fault simulation algorithm, its implementation and connection to the whole ATPG system at the VHDL behavioral level of circuit description. Similar experiments are known in past at the gate level of digital circuits. The behavioral level diagnostics may be close to diagnostics of other systems then VHDL models.
引用
收藏
页码:303 / 306
页数:4
相关论文
共 50 条
  • [41] A study of the effects of transient fault injection into the VHDL model of a fault-tolerant microcomputer system
    Gil, D
    Gracia, J
    Baraza, JC
    Gil, PJ
    6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2000, : 73 - 79
  • [42] A CMOS analogue function VHDL-AMS behavioral ageing model
    Mongellaz, B
    Marc, F
    Bestory, C
    Danto, Y
    PROCEEDINGS OF THE IEEE-ISIE 2004, VOLS 1 AND 2, 2004, : 187 - 192
  • [43] Behavioral model of analog circuits for nonvolatile memories with VHDL-AMS
    Boccuni, I
    Gulino, R
    Palumbo, G
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (01) : 19 - 28
  • [44] Behavioral Model of Analog Circuits for Nonvolatile Memories with VHDL-AMS
    Ivan Boccuni
    Rosario Gulino
    Gaetano Palumbo
    Analog Integrated Circuits and Signal Processing, 2002, 33 : 19 - 28
  • [45] Behavioral Fault Model for Neural Networks
    Ahmadi, A.
    Fakhraie, S. A.
    Lucas, C.
    2009 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND TECHNOLOGY, VOL II, PROCEEDINGS, 2009, : 71 - 75
  • [46] Parallel VHDL simulation
    Naroska, E
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 159 - 163
  • [47] VHDL-AMS fault simulation for testing DNA bio-sensing arrays
    Kerkhoff, HG
    Zhang, X
    Liu, H
    Richardson, A
    Nouet, P
    Azais, F
    2005 IEEE SENSORS, VOLS 1 AND 2, 2005, : 1030 - 1033
  • [48] BEHAVIORAL MODELING OF TRANSMISSION GATES IN VHDL
    LEUNG, SS
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 746 - 749
  • [49] A behavioral model development methodology for microwave components and integration in VHDL-AMS
    Domenech-Asensi, Gines
    Hinojosa, Juan
    Martinez-Alajarin, Juan
    MICROELECTRONICS JOURNAL, 2007, 38 (4-5) : 489 - 495
  • [50] Behavioral Modeling of the Advanced Compact MOSFET (ACM) Model with VHDL-AMS
    da Fonseca, A. L. T. B.
    de Sousa, F. R.
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 169 - 172