Fault simulation of behavioral VHDL model

被引:0
|
作者
Stefanovic, J [1 ]
机构
[1] Slovak Univ Technol Bratislava, Dept Comp Engn & Sci, Bratislava 81219, Slovakia
来源
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The behavioral VHDL (VHSIC Description Language) model of digital circuit is an algorithm shaped into concurrent processes they communicate by signals. The problem of ATPG (Automatic Test Pattern Generation) is to construct a method for diagnostics of such behavioral model. The diagnostics is based on incorporation of fault model, where a set of all possible faults is applied into given VHDL model and a minimal set of test patterns is investigated to detect as much faults as possible handling the behavioral model of digital circuit as a black box. This paper reports about the fault simulation algorithm, its implementation and connection to the whole ATPG system at the VHDL behavioral level of circuit description. Similar experiments are known in past at the gate level of digital circuits. The behavioral level diagnostics may be close to diagnostics of other systems then VHDL models.
引用
收藏
页码:303 / 306
页数:4
相关论文
共 50 条
  • [21] Behavioral modeling and simulation of RE LNA with VHDL-AMS
    Li, HQ
    Miao, CY
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [22] VHDL-based distributed fault simulation using savant
    Baucom, RJ
    DeLong, TA
    Smith, DT
    Johnson, BW
    Hanna, JP
    PROCEEDINGS OF THE IEEE 1998 NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE, 1998, : 565 - 573
  • [23] Fault simulation for VHDL based test bench and BIST evaluation
    Farshbaf, H
    Zolfy, A
    Mirkhani, S
    Navabi, A
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 396 - 401
  • [24] A fault model for VHDL descriptions at the register transfer level
    Riesgo, T
    Uceda, J
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 462 - 467
  • [25] A unified method for system simulation behavioral modeling with VHDL-AMS
    Hessel, E.
    Lang, Th.
    Reinders, Th.
    Klinkenberg, M.
    Haase, J.
    VDI Berichte, 2007, (2000): : 321 - 333
  • [26] Simulation of the Behavioral Models of Components Optoelectronics in Language VHDL-AMS
    Baouche, Fatima Zohra
    Hobar, Farida
    Moussaoui, M.
    Rachida, Saoudi
    AFRICAN REVIEW OF PHYSICS, 2008, 2 : 113 - 115
  • [27] BEHAVIORAL DESCRIPTIONS IN VHDL
    BARTON, DL
    VLSI SYSTEMS DESIGN, 1988, 9 (06): : 28 - &
  • [28] Behavioral simulation and synthesis of biological neuron systems using synthesizable VHDL
    Bailey, J. A.
    Wilcock, R.
    Wilson, P. R.
    Chad, J. E.
    NEUROCOMPUTING, 2011, 74 (14-15) : 2392 - 2406
  • [29] A unified method for system simulation behavioral modeling with VHDL-AMS
    Hessel, E.
    Lang, Th.
    Reinders, Th.
    Klinkenberg, M.
    Haase, J.
    ELECTRONIC SYSTEMS FOR VEHICLES, 2007, 2000 : 321 - 333
  • [30] VHDL-AMS BEHAVIORAL MODELS FOR THE SIMULATION OF WIRELESS SENSORS NETWORKS
    Nasreddine, N.
    Boizard, J. L.
    Fourniols, J. Y.
    Henaut, J.
    Dragomirescu, D.
    Coustou, A.
    2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 889 - 894