Bit-Slice Logic Interleaving for Spatial Multi-Bit Soft-Error Tolerance

被引:6
|
作者
George, Nishant J. [1 ]
Elks, Carl R. [1 ]
Johnson, Barry W. [1 ]
Lach, John [1 ]
机构
[1] Univ Virginia, Charles L Brown Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
关键词
MECHANISMS; UPSET;
D O I
10.1109/DSN.2010.5544920
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Semiconductor devices are becoming more susceptible to single event upsets (SEUs) as device dimensions, operating voltages and frequencies are scaled. The majority of architecture-, logic- and circuit-level techniques that have been developed to address SEUs in logic assume a single-point fault model. This will soon be insufficient as the occurrence of spatial multi-bit errors is becoming prevalent in highly scaled devices. In this paper, we explore this new fault model and evaluate the effectiveness of conventional fault tolerance techniques to mitigate such faults. We also extend the idea of bit interleaving in memory to logic bit slices and explore its utility as an approach to spatial multi-bit error mitigation in logic. We present a comparison of these techniques using a case study of a Brent-Kung adder at a 90-nm process.
引用
收藏
页码:141 / 150
页数:10
相关论文
共 50 条
  • [31] Multi-bit soft error tolerable L1 data cache based on characteristic of data value
    Wang Dang-hui
    Liu He-peng
    Chen Yi-ran
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2015, 22 (05) : 1769 - 1775
  • [32] SoC Logic Compatible Multi-Bit FeMFET Weight Cell for Neuromorphic Applications
    Ni, K.
    Smith, J. A.
    Grisafe, B.
    Rakshit, T.
    Obradovic, B.
    Kittl, J. A.
    Rodder, M.
    Datta, S.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [33] A High Resolution Multi-Bit Incremental Converter Insensitive to DAC Mismatch Error
    Wang, Biao
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [34] Multi-Bit Low Redundancy Error control with Parity Sharing for NoC Interconnects
    Himaja, U. Sai
    Vinodhini, M.
    Murty, N. S.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 61 - 65
  • [35] Multi-bit Stuck-at Fault Recovery System With Error Correction Pointer
    Sarkar, Sutapa
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 528 - 533
  • [36] Ultrasmall: A Tiny Soft Processor Architecture with Multi-Bit Serial Datapaths for FPGAs
    Takamaeda-Yamazaki, Shinya
    Nakatsuka, Hiroshi
    Tanaka, Yuichiro
    Kise, Kenji
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2015, E98D (12): : 2150 - 2158
  • [37] Performance Analysis of Soft Decision Spectrum Sensing Based on Multi-bit Quantization
    Wu Hao
    Zhao Hangsheng
    Chen Yong
    Liu Yong-xiang
    Zhang Jian-zhao
    2016 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS), 2016,
  • [38] Efficient Multi-bit SRAMs using Spatial Wavefunction Switched (SWS)-FETs
    Gogna, P.
    Lingalugari, M.
    Chandy, J.
    Jain, F. C.
    Heller, E.
    Hasaneen, E-S.
    2012 LESTER EASTMAN CONFERENCE ON HIGH PERFORMANCE DEVICES (LEC), 2012,
  • [39] A Low Power Logic-Compatible Multi-Bit Memory Bit Cell Architecture With Differential Pair and Current Stop Constructs
    Lynch, John
    Irazoqui, Pedro P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (12) : 3367 - 3375
  • [40] Parallel Double Error Correcting Code Design to Mitigate Multi-Bit Upsets in SRAMs
    Naseer, Riaz
    Draper, Jeff
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 222 - 225