Bit-Slice Logic Interleaving for Spatial Multi-Bit Soft-Error Tolerance

被引:6
|
作者
George, Nishant J. [1 ]
Elks, Carl R. [1 ]
Johnson, Barry W. [1 ]
Lach, John [1 ]
机构
[1] Univ Virginia, Charles L Brown Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
关键词
MECHANISMS; UPSET;
D O I
10.1109/DSN.2010.5544920
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Semiconductor devices are becoming more susceptible to single event upsets (SEUs) as device dimensions, operating voltages and frequencies are scaled. The majority of architecture-, logic- and circuit-level techniques that have been developed to address SEUs in logic assume a single-point fault model. This will soon be insufficient as the occurrence of spatial multi-bit errors is becoming prevalent in highly scaled devices. In this paper, we explore this new fault model and evaluate the effectiveness of conventional fault tolerance techniques to mitigate such faults. We also extend the idea of bit interleaving in memory to logic bit slices and explore its utility as an approach to spatial multi-bit error mitigation in logic. We present a comparison of these techniques using a case study of a Brent-Kung adder at a 90-nm process.
引用
收藏
页码:141 / 150
页数:10
相关论文
共 50 条
  • [11] BCH 2-Bit and 3-Bit Error Correction with Fast Multi-Bit Error Detection
    Schulz-Hanke, Christian
    ARCHITECTURE OF COMPUTING SYSTEMS (ARCS 2021), 2021, 12800 : 201 - 212
  • [12] Improving Instruction TLB Reliability with Efficient Multi-bit Soft Error Protection
    Kiani, Vandaneh
    Reviriego, Pedro
    MICROELECTRONICS RELIABILITY, 2019, 93 : 29 - 38
  • [13] A Method to Detect Bit Flips in a Soft-Error Resilient TCAM
    Syafalni, Infall
    Sasao, Tsutomu
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (06) : 1185 - 1196
  • [14] MULTI-MICROPROCESSOR BIT-SLICE ORGANIZATION FOR FUNCTION EVALUATION.
    Chu, M.C.
    Ercegovac, M.D.
    Combustion and Flame, 1980, 5 (03) : 6 - 16
  • [15] Fast BCH 1-Bit Error Correction Combined with Fast Multi-Bit Error Detection
    Schulz-Hanke, Christian
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [16] SPATIAL LIGHT REBROADCASTER BIT-SLICE WORD-ADDRESSABLE HOLOGRAPHIC MEMORY
    MCAULAY, AD
    WANG, JQ
    APPLIED OPTICS, 1991, 30 (20): : 2885 - 2889
  • [17] A Novel Data Hiding Using Multi-Bit Minimum Error Replacement with Flexible Bit Location
    Chen, Rong-Jian
    Lai, Jui-Lin
    Huang, Po-Hsian
    JOURNAL OF INTERNET TECHNOLOGY, 2013, 14 (07): : 1113 - 1129
  • [18] Photon Counting Error Rates in Single-Bit and Multi-Bit Quanta Image Sensors
    Fossum, Eric R.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2016, 4 (03): : 136 - 143
  • [19] Multiple-Bit-Flip Detection Scheme for A Soft-Error Resilient TCAM
    Syafalni, Infall
    Sasao, Tsutomu
    Wen, Xiaoqing
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 679 - 684
  • [20] Vulnerability-Based Interleaving for Multi-Bit Upset (MBU) Protection in Modern Microprocessors
    Maniatakos, Michail
    Michael, Maria K.
    Makris, Yiorgos
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,