Bit-Slice Logic Interleaving for Spatial Multi-Bit Soft-Error Tolerance

被引:6
|
作者
George, Nishant J. [1 ]
Elks, Carl R. [1 ]
Johnson, Barry W. [1 ]
Lach, John [1 ]
机构
[1] Univ Virginia, Charles L Brown Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
关键词
MECHANISMS; UPSET;
D O I
10.1109/DSN.2010.5544920
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Semiconductor devices are becoming more susceptible to single event upsets (SEUs) as device dimensions, operating voltages and frequencies are scaled. The majority of architecture-, logic- and circuit-level techniques that have been developed to address SEUs in logic assume a single-point fault model. This will soon be insufficient as the occurrence of spatial multi-bit errors is becoming prevalent in highly scaled devices. In this paper, we explore this new fault model and evaluate the effectiveness of conventional fault tolerance techniques to mitigate such faults. We also extend the idea of bit interleaving in memory to logic bit slices and explore its utility as an approach to spatial multi-bit error mitigation in logic. We present a comparison of these techniques using a case study of a Brent-Kung adder at a 90-nm process.
引用
收藏
页码:141 / 150
页数:10
相关论文
共 50 条
  • [41] Multi-bit upset aware hybrid error-correction for cache in embedded processors
    Dong, Jiaqi
    Qiu, Keni
    Zhang, Weigong
    Wang, Jing
    Wang, Zhenzhen
    Ding, Lihua
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (11)
  • [42] A new error-correcting decoder for fast correcting codes with multi-bit errors
    Wang, FR
    Duan, CX
    Tian, JY
    Zheng, JP
    PROCEEDINGS OF THE 4TH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION, VOLS 1-4, 2002, : 2361 - 2364
  • [43] Generating nonlinear codes for multi-bit symbol error correction using cellular automata
    Maiti, Swapan
    Sengupta, Meghna
    Chowdhury, Dipanwita Roy
    PHYSICA D-NONLINEAR PHENOMENA, 2021, 415
  • [44] High performance rapid single-flux fl ux-quantum bit-slice arithmetic logic unit
    Ren, Jing
    Qu, Pei-Yao
    Yang, Jia-Hong
    Zheng, Xiang-Yu
    Zhang, Hui
    Ren, Jie
    Tang, Guang-Ming
    SUPERCONDUCTIVITY, 2024, 11
  • [45] An Efficient DAC and Interstage Gain Error Calibration Technique for Multi-bit Pipelined ADCs
    Ding, Li
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 208 - 211
  • [46] Multi-bit Data Flow Error Detection Method Based on SDC Vulnerability Analysis
    Yan, Zujia
    Zhuang, Yi
    Zheng, Weining
    Gu, Jingjing
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (03)
  • [47] An error efficient and low complexity approximate multi-bit adder for image processing applications
    Priyadharshni, M.
    Raj Gupta, Antra
    Nithish Kumar, V.
    Kumaravel, S.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2373 - 2381
  • [48] Error-Locality-Aware Linear Coding to Correct Multi-bit Upsets in SRAMs
    Shamshiri, Saeed
    Cheng, Kwang-Ting
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [49] Realization of L2 Cache Defect Tolerance Using Multi-bit ECC
    Sun, Hongbin
    Zheng, Nanning
    Zhang, Tong
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 254 - +