Bit-Slice Logic Interleaving for Spatial Multi-Bit Soft-Error Tolerance

被引:6
|
作者
George, Nishant J. [1 ]
Elks, Carl R. [1 ]
Johnson, Barry W. [1 ]
Lach, John [1 ]
机构
[1] Univ Virginia, Charles L Brown Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
关键词
MECHANISMS; UPSET;
D O I
10.1109/DSN.2010.5544920
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Semiconductor devices are becoming more susceptible to single event upsets (SEUs) as device dimensions, operating voltages and frequencies are scaled. The majority of architecture-, logic- and circuit-level techniques that have been developed to address SEUs in logic assume a single-point fault model. This will soon be insufficient as the occurrence of spatial multi-bit errors is becoming prevalent in highly scaled devices. In this paper, we explore this new fault model and evaluate the effectiveness of conventional fault tolerance techniques to mitigate such faults. We also extend the idea of bit interleaving in memory to logic bit slices and explore its utility as an approach to spatial multi-bit error mitigation in logic. We present a comparison of these techniques using a case study of a Brent-Kung adder at a 90-nm process.
引用
收藏
页码:141 / 150
页数:10
相关论文
共 50 条
  • [21] A High Performance, Multi-Bit Output Logic-in-Memory Adder
    Talafy, Javad
    Zokaee, Farzaneh
    Zarandi, Hamid R.
    Bagherzadeh, Nader
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2223 - 2233
  • [22] Bit Slice Addressing of Fast Switching Bi-Stable Displays and Multi-Bit Slice Addressing of Active Matrix Liquid Crystal Displays
    Ruckmongathan, Temkar N.
    JOURNAL OF DISPLAY TECHNOLOGY, 2012, 8 (04): : 198 - 203
  • [23] Modeling Application-Level Soft Error Effects for Single-Event Multi-Bit Upsets
    Cho, Hyungmin
    Kwon, Kon-Woo
    IEEE ACCESS, 2019, 7 : 133485 - 133495
  • [24] Multi-bit Incremental Converters with Optimal Power Consumption and Mismatch Error
    Qureshi, W. A.
    Salimath, A.
    Bonizzoni, E.
    Maloberti, F.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [25] Tolerating Noise in MLC PCM with Multi-Bit Error Correction Code
    Li, Bing
    Shan, ShuChang
    Hu, Yu
    Li, Xiaowei
    2013 IEEE 19TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2013), 2013, : 226 - 231
  • [26] Multi-bit error tolerant caches using two-dimensional error coding
    Kim, Jangwoo
    Hardavellas, Nikos
    Mai, Ken
    Falsafi, Babak
    Hoe, James C.
    MICRO-40: PROCEEDINGS OF THE 40TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2007, : 197 - 209
  • [27] Calculating Architectural Vulnerability Factors for Spatial Multi-bit Transient Faults
    Wilkening, Mark
    Sridharan, Vilas
    Li, Si
    Previlon, Fritz
    Gurumurthi, Sudhanva
    Kaeli, David R.
    2014 47TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2014, : 293 - 305
  • [28] Multi-bit soft error tolerable L1 data cache based on characteristic of data value
    Dang-hui Wang
    He-peng Liu
    Yi-ran Chen
    Journal of Central South University, 2015, 22 : 1769 - 1775
  • [29] Allocation of Multi-bit Flip-flops in Logic Synthesis for Power Optimization
    Yi, Dongyoun
    Kim, Taewhan
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [30] Multi-bit soft error tolerable L1 data cache based on characteristic of data value
    王党辉
    刘合朋
    陈怡然
    JournalofCentralSouthUniversity, 2015, 22 (05) : 1769 - 1775