Stress-induced voiding study in integrated circuit interconnects

被引:5
|
作者
Hou, Yuejin [1 ]
Tan, Cher Ming [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
D O I
10.1088/0268-1242/23/7/075023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical equation for an ultralarge-scale integration interconnect lifetime due to stress-induced voiding (SIV) is derived from the energy perspective. It is shown that the SIV lifetime is strongly dependent on the passivation quality at the cap layer/interconnect interface, the confinement effect by the surrounding materials to the interconnects, and the available diffusion paths in the interconnects. Contrary to the traditional power-law creep model, we find that the temperature exponent in SIV lifetime formulation is determined by the available diffusion paths for the interconnect atoms and the interconnect geometries. The critical temperature for the SIV is found to be independent of passivation integrity and dielectric confinement effect. Actual stress-free temperature (SFT) during the SIV process is also found to be different from the dielectric/cap layer deposition temperature or the final annealing temperature of the metallization, and it can be evaluated analytically once the activation energy, temperature exponent and critical temperature are determined experimentally. The smaller actual SFT indicates that a strong stress relaxation occurs before the high temperature storage test. Our results show that our SIV lifetime model can be used to predict the SIV lifetime in nano-interconnects.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Lifetime modeling for stress-induced voiding in integrated circuit interconnections
    Tan, Cher Ming
    Hou, Yuejin
    APPLIED PHYSICS LETTERS, 2007, 91 (06)
  • [2] Suppression of stress-induced voiding in copper interconnects
    Oshima, T
    Hinode, K
    Yamaguchi, H
    Aoki, H
    Torii, K
    Saito, T
    Ishikawa, K
    Noguchi, J
    Fukui, M
    Nakamura, T
    Uno, S
    Tsugane, K
    Murata, J
    Kikushima, K
    Sekisaka, H
    Murakami, E
    Okuyama, K
    Iwasaki, T
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 757 - 760
  • [3] Stress-induced voiding in aluminum and copper interconnects
    Hommel, M
    Fischer, AH
    von Glasow, A
    Zitzelsberger, AE
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2002, 612 : 157 - 168
  • [4] The temperature characteristics of stress-induced voiding in Cu interconnects
    Wu Zhen-Yu
    Yang Yin-Tang
    Chai Chang-Chun
    Li Yue-Jin
    Wang Jia-You
    Liu Jing
    ACTA PHYSICA SINICA, 2009, 58 (04) : 2625 - 2630
  • [5] New approaches for the assessment of stress-induced voiding in Cu interconnects
    von Glasow, A
    Fischer, AH
    PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, : 274 - 276
  • [6] Stress-induced and electromigration voiding in nitride passivated Al interconnects
    Lee, SH
    Lee, S
    Bravman, JC
    Flinn, PA
    Marieb, TN
    STRESS INDUCED PHENOMENA IN METALLIZATION, 1999, 491 : 174 - 179
  • [7] Stress-induced voiding phenomena for an actual CMOS LSI interconnects
    Yoshida, K
    Fujimaki, T
    Miyamoto, K
    Honma, T
    Kaneko, H
    Nakazawa, H
    Morita, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 753 - 756
  • [8] A physically based lifetime model for stress-induced voiding in interconnects
    Zhai, CJ
    Blish, RC
    JOURNAL OF APPLIED PHYSICS, 2005, 97 (11)
  • [9] A physically based lifetime model for stress-induced voiding in interconnects
    Zhai, Charlie Jun
    Blish, Richard Clark
    Journal of Applied Physics, 2005, 97 (11):
  • [10] Finite element analysis of stress-induced voiding in copper interconnects
    Peng, Jie
    Han, Junwu
    Wu, Zhenyu
    Yang, Yintang
    Wei, Jingtian
    Zhu, Lili
    Zhenkong Kexue yu Jishu Xuebao/Journal of Vacuum Science and Technology, 2012, 32 (06): : 463 - 467