Stress-induced voiding study in integrated circuit interconnects

被引:5
|
作者
Hou, Yuejin [1 ]
Tan, Cher Ming [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
D O I
10.1088/0268-1242/23/7/075023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical equation for an ultralarge-scale integration interconnect lifetime due to stress-induced voiding (SIV) is derived from the energy perspective. It is shown that the SIV lifetime is strongly dependent on the passivation quality at the cap layer/interconnect interface, the confinement effect by the surrounding materials to the interconnects, and the available diffusion paths in the interconnects. Contrary to the traditional power-law creep model, we find that the temperature exponent in SIV lifetime formulation is determined by the available diffusion paths for the interconnect atoms and the interconnect geometries. The critical temperature for the SIV is found to be independent of passivation integrity and dielectric confinement effect. Actual stress-free temperature (SFT) during the SIV process is also found to be different from the dielectric/cap layer deposition temperature or the final annealing temperature of the metallization, and it can be evaluated analytically once the activation energy, temperature exponent and critical temperature are determined experimentally. The smaller actual SFT indicates that a strong stress relaxation occurs before the high temperature storage test. Our results show that our SIV lifetime model can be used to predict the SIV lifetime in nano-interconnects.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Size effects and temperature dependence of stress-induced voiding
    Hommel, Martina
    Penka, Sabine
    2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 685 - +
  • [42] The quantitative assessment of stress-induced voiding in process qualification
    Fischer, AH
    Zitzelsberger, AE
    39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, : 334 - 340
  • [43] Stress-induced voiding and its geometry dependency characterization
    Doong, KYY
    Wang, RCJ
    Lin, SC
    Hung, LJ
    Lee, SY
    Chiu, CC
    Su, D
    Wu, K
    Young, KL
    Peng, YK
    41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 156 - 160
  • [44] Stress-induced voiding in stacked tungsten via structure
    Domae, S
    Eto, R
    Okuma, K
    MICROELECTRONICS RELIABILITY, 1999, 39 (04) : 507 - 513
  • [45] On the Distribution of Stress-Induced Voiding Failures under Vias
    Hall, Gavin D. R.
    Allman, Derryl D. J.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [46] Effects of the metallurgical properties of upper Cu film on stress-induced voiding (SIV) in Cu dual-damasceinte interconnects
    Abe, M
    Furutaike, N
    Saito, S
    Inoue, N
    Hayashi, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2294 - 2302
  • [47] Voiding induced stress redistribution and its reliability implications in metal interconnects
    Shen, YL
    Guo, YL
    Minor, CA
    ACTA MATERIALIA, 2000, 48 (08) : 1667 - 1678
  • [48] Local microstructural characterization of stress-induced voiding in narrow metallizations
    不详
    JOURNAL OF RESEARCH OF THE NATIONAL INSTITUTE OF STANDARDS AND TECHNOLOGY, 1996, 101 (06): : 839 - 839
  • [49] HVEM OBSERVATIONS OF STRESS-INDUCED VOIDING IN AL LINES FOR LSI
    OKABAYASHI, H
    TANIKAWA, A
    MORI, H
    FUJITA, H
    ULTRAMICROSCOPY, 1991, 39 (1-4) : 306 - 312
  • [50] Electromigration and stress-induced voiding in fine Al(Cu) lines
    Hu, CK
    Rodbell, KP
    Lee, KY
    Sullivan, T
    Bouldin, DP
    ULSI SCIENCE AND TECHNOLOGY / 1997: PROCEEDINGS OF THE SIXTH INTERNATIONAL SYMPOSIUM ON ULTRALARGE SCALE INTEGRATION SCIENCE AND TECHNOLOGY, 1997, 1997 (03): : 347 - 366