Stress-induced voiding study in integrated circuit interconnects

被引:5
|
作者
Hou, Yuejin [1 ]
Tan, Cher Ming [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
D O I
10.1088/0268-1242/23/7/075023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical equation for an ultralarge-scale integration interconnect lifetime due to stress-induced voiding (SIV) is derived from the energy perspective. It is shown that the SIV lifetime is strongly dependent on the passivation quality at the cap layer/interconnect interface, the confinement effect by the surrounding materials to the interconnects, and the available diffusion paths in the interconnects. Contrary to the traditional power-law creep model, we find that the temperature exponent in SIV lifetime formulation is determined by the available diffusion paths for the interconnect atoms and the interconnect geometries. The critical temperature for the SIV is found to be independent of passivation integrity and dielectric confinement effect. Actual stress-free temperature (SFT) during the SIV process is also found to be different from the dielectric/cap layer deposition temperature or the final annealing temperature of the metallization, and it can be evaluated analytically once the activation energy, temperature exponent and critical temperature are determined experimentally. The smaller actual SFT indicates that a strong stress relaxation occurs before the high temperature storage test. Our results show that our SIV lifetime model can be used to predict the SIV lifetime in nano-interconnects.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] A model study of thermal stress-induced voiding in electronic packages
    Huang, Y
    Hu, KX
    Yeh, CP
    Li, NY
    Hwang, KC
    JOURNAL OF ELECTRONIC PACKAGING, 1996, 118 (04) : 229 - 234
  • [32] Physics-based simulation of stress-induced and electromigration-induced voiding and their interactions in on-chip interconnects
    Kteyan, Armen
    Sukharev, Valeriy
    MICROELECTRONIC ENGINEERING, 2021, 247
  • [33] Model study of thermal stress-induced voiding in electronic packages
    Michigan Technological Univ, Houghton, United States
    J Electron Packag, Trans ASME, 4 (229-233):
  • [34] Effect of grain growth stress and stress gradient on stress-induced voiding in damascene Cu/low-k interconnects for ULSI
    Paik, JM
    Park, IM
    Joo, YC
    THIN SOLID FILMS, 2006, 504 (1-2) : 284 - 287
  • [35] The effect of FSG stability at high temperature on stress-induced voiding in Cu dual-damascene interconnects
    Oh, HS
    Chung, JH
    Lee, JW
    Kang, KH
    Park, DG
    Hah, SR
    Cho, IS
    Park, KM
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 21 - 23
  • [36] Impact of Cu barrier dielectrics upon stress-induced voiding of dual-damascene copper interconnects
    Ishikawa, K
    Shimazu, H
    Oshima, T
    Noguchi, J
    Tamaru, T
    Aoki, H
    Ando, T
    Iwasaki, T
    Saito, T
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 39 - 41
  • [37] New insight into stress induced voiding mechanism in Cu interconnects
    Lee, SJ
    Lee, SG
    Suh, BS
    Shin, H
    Lee, NI
    Kang, HK
    Suh, G
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 108 - 110
  • [38] Lifetime Distribution Analysis of Stress-Induced Voiding Based on Void Nucleation and Growth in Cu/Low-κ Interconnects
    Yokogawa, Shinji
    Tsuchiya, Hideaki
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (01) : 272 - 276
  • [39] Stress-Induced Anisotropy of Electromigration in Copper Interconnects
    Ceric, H.
    de Orio, R. Lacerda
    Cervenka, J.
    Selberherr, S.
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2009, 1143 : 56 - 62
  • [40] Stress-induced voiding in stacked tungsten via structure
    Domae, S
    Masuda, H
    Tateiwa, K
    Kato, Y
    Fujimoto, M
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 318 - 323