Stress-induced voiding study in integrated circuit interconnects

被引:5
|
作者
Hou, Yuejin [1 ]
Tan, Cher Ming [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
D O I
10.1088/0268-1242/23/7/075023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical equation for an ultralarge-scale integration interconnect lifetime due to stress-induced voiding (SIV) is derived from the energy perspective. It is shown that the SIV lifetime is strongly dependent on the passivation quality at the cap layer/interconnect interface, the confinement effect by the surrounding materials to the interconnects, and the available diffusion paths in the interconnects. Contrary to the traditional power-law creep model, we find that the temperature exponent in SIV lifetime formulation is determined by the available diffusion paths for the interconnect atoms and the interconnect geometries. The critical temperature for the SIV is found to be independent of passivation integrity and dielectric confinement effect. Actual stress-free temperature (SFT) during the SIV process is also found to be different from the dielectric/cap layer deposition temperature or the final annealing temperature of the metallization, and it can be evaluated analytically once the activation energy, temperature exponent and critical temperature are determined experimentally. The smaller actual SFT indicates that a strong stress relaxation occurs before the high temperature storage test. Our results show that our SIV lifetime model can be used to predict the SIV lifetime in nano-interconnects.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] The effect of line width on stress-induced voiding in Cu dual damascene interconnects
    Shao, W
    Gan, ZH
    Mhaisalkar, SG
    Chen, Z
    Li, HY
    THIN SOLID FILMS, 2006, 504 (1-2) : 298 - 301
  • [22] Grain boundary misorientation angles and stress-induced voiding in oxide passivated copper interconnects
    Nucci, JA
    Keller, RR
    Field, DP
    ShachamDiamand, Y
    APPLIED PHYSICS LETTERS, 1997, 70 (10) : 1242 - 1244
  • [23] Investigation of stress-induced voiding inside and under vias in copper interconnects with "wing" pattern
    Matsuyama, H.
    Suzuki, T.
    Ehara, H.
    Yanai, K.
    Kouno, T.
    Otsuka, S.
    Misawa, N.
    Nakamura, T.
    Mizushima, Y.
    Shiozu, M.
    Miyajima, M.
    Shono, K.
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 683 - +
  • [24] Stress-induced voiding in multi-level copper/Low-k interconnects
    Lim, YK
    Lim, YH
    Seet, CS
    Zhang, BC
    Chok, KL
    See, KH
    Lee, TJ
    Hsia, LC
    Pey, KL
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 240 - 245
  • [26] Temperature-dependent stress-induced voiding in dual-damascene Cu interconnects
    Wu ZhenYu
    Yang YinTang
    Chai ChangChun
    Li YueJin
    Wang JiaYou
    Liu Jing
    Liu Bin
    MICROELECTRONICS RELIABILITY, 2008, 48 (04) : 578 - 583
  • [27] In situ transmission electron microscopy study of plastic deformation and stress-induced voiding in Al-Cu interconnects
    Jawarani, D
    Kawasaki, H
    Yeo, IS
    Rabenberg, L
    Stark, JP
    Ho, PS
    JOURNAL OF APPLIED PHYSICS, 1997, 82 (04) : 1563 - 1577
  • [28] THE EFFECT OF STRESS-INDUCED VOIDING ON ELECTROMIGRATION
    LYTLE, SA
    OATES, AS
    JOURNAL OF APPLIED PHYSICS, 1992, 71 (01) : 174 - 178
  • [29] Stress-induced voiding in nickel silicide
    Futase, Takuya
    Oashi, Toshiyuki
    Maeda, Hitoshi
    Inaba, Yutaka
    Tanimoto, Hisanori
    MICROELECTRONIC ENGINEERING, 2013, 106 : 116 - 120
  • [30] Stress Characterization for Stress-induced Voiding in Cu/Low K Interconnects with Geometry and Upper Cap Layer Dependences
    Lin, Mingte
    Liang, James W.
    Su, K. C.
    2008 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2008, : 32 - 35