Power Efficient Arithmetic and Logical Unit Design on FPGA

被引:0
|
作者
Kaushik, Bhuvan [1 ]
Anand, Vatsala [1 ]
Yasmeen, Kainat [1 ]
Kaur, Amanpreet [1 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Rajpura, Punjab, India
关键词
Xilinx; FPGA; IO Standard; LVCMOS; Frequency Scaling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Arithmetic Logic Unit (ALU) is one of the most crucial part of all the digital circuits that is used to perform arithmetic and logical operations. An energy and power efficient ALU is designed in this paper by employing different energy and power efficient techniques. ALU is designed on ISE project navigator of Xilinx software and power analysis is done on X Power Analyzer. Two energy efficient techniques named as Frequency scaling and Input/Output (I/O) standard scaling are employed on ALU. In the frequency scaling technique, frequency range of the design is varied from Mega Hertz (MHz) to Tera Hertz (THz) and power analysis is done to figure out the most efficient frequency in terms of power consumption. Power analysis is also done at different I/O standards of Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) logic family to find out the most power efficient IO standard. The device is operated on ARTIX-7 FPGA technology with a channel length of 28 nano meters (nm). It has been concluded from results that maximum power is being saved at LVCMOS 33 I/O standard at a frequency of 1MHz.
引用
收藏
页码:112 / 115
页数:4
相关论文
共 50 条
  • [21] Design of power efficient VLSI arithmetic: Speed and power trade-offs
    Oklobdzija, VG
    Krishnamurthy, R
    16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 280 - 280
  • [22] Scheduling of iterative algorithms on FPGA with pipelined arithmetic unit
    Sucha, P
    Pohl, Z
    Hanzálek, Z
    RTAS 2004: 10TH IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM, PROCEEDINGS, 2004, : 404 - 412
  • [23] Low power logical element for FPGA fabric
    Nakkar, M
    Franzon, P
    ICM 2002: 14TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2002, : 55 - 57
  • [24] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2020, 39 : 3265 - 3288
  • [25] Hardware Realization of High-Speed Area-Efficient Floating Point Arithmetic Unit on FPGA
    Yacoub, Mohammed H.
    Ismail, Samar M.
    Said, Lobna A.
    2024 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND SMART INNOVATION, ICMISI 2024, 2024, : 190 - 193
  • [26] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (07) : 3265 - 3288
  • [27] FPGA INTERCONNECT DESIGN USING LOGICAL EFFORT
    Yu, Haile
    Chan, Yuk Hei
    Leong, Philip H. W.
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 446 - 449
  • [28] Design of Low Power FPGA Architecture of Image Unit for Space Applications
    Taher, Fatma
    Zaki, Amal
    Elsimary, Hamed
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 245 - 248
  • [29] High speed Power efficient Vedic arithmetic modules on Zedboard-Zynq-7000 FPGA
    S, Sujitha
    Kailath, Binsu J.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3683 - 3718
  • [30] Distributed arithmetic for FIR filter design on FPGA
    Wang, Sen
    Bin, Tang
    Zhu, Jun
    2007 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS; VOL 2: SIGNAL PROCESSING, COMPUTATIONAL INTELLIGENCE, CIRCUITS AND SYSTEMS, 2007, : 620 - +