Power Efficient Arithmetic and Logical Unit Design on FPGA

被引:0
|
作者
Kaushik, Bhuvan [1 ]
Anand, Vatsala [1 ]
Yasmeen, Kainat [1 ]
Kaur, Amanpreet [1 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Rajpura, Punjab, India
关键词
Xilinx; FPGA; IO Standard; LVCMOS; Frequency Scaling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Arithmetic Logic Unit (ALU) is one of the most crucial part of all the digital circuits that is used to perform arithmetic and logical operations. An energy and power efficient ALU is designed in this paper by employing different energy and power efficient techniques. ALU is designed on ISE project navigator of Xilinx software and power analysis is done on X Power Analyzer. Two energy efficient techniques named as Frequency scaling and Input/Output (I/O) standard scaling are employed on ALU. In the frequency scaling technique, frequency range of the design is varied from Mega Hertz (MHz) to Tera Hertz (THz) and power analysis is done to figure out the most efficient frequency in terms of power consumption. Power analysis is also done at different I/O standards of Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) logic family to find out the most power efficient IO standard. The device is operated on ARTIX-7 FPGA technology with a channel length of 28 nano meters (nm). It has been concluded from results that maximum power is being saved at LVCMOS 33 I/O standard at a frequency of 1MHz.
引用
收藏
页码:112 / 115
页数:4
相关论文
共 50 条
  • [31] Design of an Area Efficient and Low Power MAC Unit
    Kapse, Vinod
    Jain, Aashmi
    Pattanaik, Manisha
    SMART TRENDS IN INFORMATION TECHNOLOGY AND COMPUTER COMMUNICATIONS, SMARTCOM 2016, 2016, 628 : 276 - 284
  • [32] Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic
    Prabhu E
    Mangalam H
    Karthick S
    Journal of Central South University, 2016, 23 (07) : 1669 - 1681
  • [33] Design and efficient FPGA implementation of an RGB to YCrCb color space converter using distributed arithmetic
    Bensaali, F
    Amira, A
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 991 - 995
  • [34] Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic
    E. Prabhu
    H. Mangalam
    S. Karthick
    Journal of Central South University, 2016, 23 : 1669 - 1681
  • [35] Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic
    Prabhu, E.
    Mangalam, H.
    Karthick, S.
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2016, 23 (07) : 1669 - 1681
  • [36] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [37] Design of Power Efficient FPGA based Hardware Accelerators for Financial Applications
    Hegner, Jonas Stenbaek
    Sindholt, Joakim
    Nannarelli, Alberto
    2012 NORCHIP, 2012,
  • [38] Logical manipulations and design of tributary networks in the arithmetic spectral domain
    Chang, CH
    Falkowski, BJ
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (05): : 347 - 356
  • [39] Power Aware Design and Implementation of 8-bit Asynchronous Arithmetic and Logic Unit
    Singh, Hardeep
    2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 1037 - 1047
  • [40] A Logical Foundation of Arithmetic
    Kim, Joongol
    STUDIA LOGICA, 2015, 103 (01) : 113 - 144