Power Efficient Arithmetic and Logical Unit Design on FPGA

被引:0
|
作者
Kaushik, Bhuvan [1 ]
Anand, Vatsala [1 ]
Yasmeen, Kainat [1 ]
Kaur, Amanpreet [1 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Rajpura, Punjab, India
关键词
Xilinx; FPGA; IO Standard; LVCMOS; Frequency Scaling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Arithmetic Logic Unit (ALU) is one of the most crucial part of all the digital circuits that is used to perform arithmetic and logical operations. An energy and power efficient ALU is designed in this paper by employing different energy and power efficient techniques. ALU is designed on ISE project navigator of Xilinx software and power analysis is done on X Power Analyzer. Two energy efficient techniques named as Frequency scaling and Input/Output (I/O) standard scaling are employed on ALU. In the frequency scaling technique, frequency range of the design is varied from Mega Hertz (MHz) to Tera Hertz (THz) and power analysis is done to figure out the most efficient frequency in terms of power consumption. Power analysis is also done at different I/O standards of Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) logic family to find out the most power efficient IO standard. The device is operated on ARTIX-7 FPGA technology with a channel length of 28 nano meters (nm). It has been concluded from results that maximum power is being saved at LVCMOS 33 I/O standard at a frequency of 1MHz.
引用
收藏
页码:112 / 115
页数:4
相关论文
共 50 条
  • [11] Design and Analysis of Low Power, Area Efficient Skip Logic for CSKA Circuit in Arithmetic Unit
    Vijayakumar, S.
    Jayaprakasan, V.
    Korah, Reeba
    2018 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2018, : 162 - 166
  • [12] An Arithmetic and Logical Unit using Reversible Gates
    Khatter, Parth
    Pandey, Neeta
    Gupta, Kirti
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 476 - 480
  • [13] Clock Power Analysis of Low Power Clock Gated Arithmetic Logic Unit on Different FPGA
    Gupta, Nidhi
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 913 - 916
  • [14] Design & Implementation of Area Efficient Low Power High Speed MAC Unit using FPGA
    Pawar, Roshani
    Shriramwar, S. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2683 - 2687
  • [15] Design And Development of Efficient Reversible Floating Point Arithmetic unit
    Jain, Jenil
    Agrawal, Rahul
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 811 - 815
  • [16] DIGITAL UNIT REALIZING ARITHMETIC AND LOGICAL OPERATIONS IN A FERRITE STORE UNIT
    MALINOVSKY, BM
    YAKOVLEV, YS
    PALAGIN, AV
    SLOBODYA.TF
    IEEE TRANSACTIONS ON MAGNETICS, 1969, MAG5 (03) : 584 - +
  • [17] DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT
    Kukati, Shilpa
    Sujana, D., V
    Udaykumar, Shruthi
    Jayakrishnan, P.
    Dhanabal, R.
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 205 - 208
  • [18] Design of Area and Power Efficient Hybrid Floating Point Number System (HNS) Arithmetic Unit for DSP Applications
    Bagul, Kaustubh Hitendra
    Shingare, P. P.
    2018 4TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [19] Application of logical effort on design of arithmetic blocks
    Yu, XY
    Oklobdzija, VG
    Walker, WW
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 872 - 874
  • [20] Design of A Low-Power RNS-Enhanced Arithmetic Unit
    Patronik, Piotr
    Piestrak, Stanislaw J.
    2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 151 - 154