共 50 条
- [11] Design and Analysis of Low Power, Area Efficient Skip Logic for CSKA Circuit in Arithmetic Unit 2018 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2018, : 162 - 166
- [12] An Arithmetic and Logical Unit using Reversible Gates 2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 476 - 480
- [13] Clock Power Analysis of Low Power Clock Gated Arithmetic Logic Unit on Different FPGA 2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 913 - 916
- [14] Design & Implementation of Area Efficient Low Power High Speed MAC Unit using FPGA 2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2683 - 2687
- [15] Design And Development of Efficient Reversible Floating Point Arithmetic unit 2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 811 - 815
- [17] DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT 2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 205 - 208
- [18] Design of Area and Power Efficient Hybrid Floating Point Number System (HNS) Arithmetic Unit for DSP Applications 2018 4TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
- [19] Application of logical effort on design of arithmetic blocks CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 872 - 874
- [20] Design of A Low-Power RNS-Enhanced Arithmetic Unit 2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 151 - 154