Power Efficient Arithmetic and Logical Unit Design on FPGA

被引:0
|
作者
Kaushik, Bhuvan [1 ]
Anand, Vatsala [1 ]
Yasmeen, Kainat [1 ]
Kaur, Amanpreet [1 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Rajpura, Punjab, India
关键词
Xilinx; FPGA; IO Standard; LVCMOS; Frequency Scaling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Arithmetic Logic Unit (ALU) is one of the most crucial part of all the digital circuits that is used to perform arithmetic and logical operations. An energy and power efficient ALU is designed in this paper by employing different energy and power efficient techniques. ALU is designed on ISE project navigator of Xilinx software and power analysis is done on X Power Analyzer. Two energy efficient techniques named as Frequency scaling and Input/Output (I/O) standard scaling are employed on ALU. In the frequency scaling technique, frequency range of the design is varied from Mega Hertz (MHz) to Tera Hertz (THz) and power analysis is done to figure out the most efficient frequency in terms of power consumption. Power analysis is also done at different I/O standards of Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) logic family to find out the most power efficient IO standard. The device is operated on ARTIX-7 FPGA technology with a channel length of 28 nano meters (nm). It has been concluded from results that maximum power is being saved at LVCMOS 33 I/O standard at a frequency of 1MHz.
引用
收藏
页码:112 / 115
页数:4
相关论文
共 50 条
  • [41] A Logical Foundation of Arithmetic
    Joongol Kim
    Studia Logica, 2015, 103 : 113 - 144
  • [42] Comparative design methodologies for FPGA based computer arithmetic
    Hix, RW
    Haggard, RL
    PROCEEDINGS OF THE TWENTY-NINTH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1997, : 374 - 378
  • [43] Power efficient arithmetic operand encoding
    Costa, E
    Bampi, S
    Monteiro, J
    14TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2001, : 201 - 206
  • [44] LOGICAL ARITHMETIC.
    Cleary, John G.
    Future Comput Syst, 1987, 2 (02): : 125 - 149
  • [45] An Arithmetic and Logic Unit Optimized for Area and power
    Dubey, Vivechana
    Sairam, Ravimohan
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 330 - 334
  • [46] Energy efficient parallel neuromorphic architectures with approximate arithmetic on FPGA
    Wang, Qian
    Li, Youjie
    Shao, Botang
    Dey, Siddhartha
    Li, Peng
    NEUROCOMPUTING, 2017, 221 : 146 - 158
  • [47] Efficient FPGA Implementation of Digit Parallel Online Arithmetic Operators
    Shi, Kan
    Boland, David
    Constantinides, George A.
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 115 - 122
  • [48] Efficient wavelet transform on FPGA using advanced distributed arithmetic
    Chen Jing
    Hou Yuan Bin
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL II, 2007, : 512 - 515
  • [49] Design of an Efficient Multilayer Arithmetic Logic Unit in Quantum-Dot Cellular Automata (QCA)
    Babaie, Shahram
    Sadoghifar, Ali
    Bahar, Ali Newaz
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) : 963 - 967
  • [50] Novel Design for Reversible Arithmetic Logic Unit
    Rigui Zhou
    Yancheng Li
    Manqun Zhang
    BenQiong Hu
    International Journal of Theoretical Physics, 2015, 54 : 630 - 644