High speed Power efficient Vedic arithmetic modules on Zedboard-Zynq-7000 FPGA

被引:2
|
作者
S, Sujitha [1 ]
Kailath, Binsu J. [1 ]
机构
[1] IIITDM Kancheepuram, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
Antyayordashekepi squarer; Anurupyena cube; Dwanda squarer; Urdhwa Tiryakhbhyam multiplier; Vargamula square root; Vedic arithmetic; Vedic cubic root; 4; 2; and; 5; compressors; MULTIPLIER DESIGN;
D O I
10.1002/cta.3110
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware implementation of dedicated arithmetic modules is inevitable for any signal processing system development and computational complexity of such modules could be significantly reduced with improved performance by utilizing Vedic algorithms. Five novel Vedic arithmetic modules for multiplication, square, cube, square root, and cube root are implemented on Zedboard Zynq-7000 FPGA. A novel 4:2 compressor that uses only primitive gates in critical path is proposed to reduce partial products in the Urdhwa Tiryakhbhyam parallel multiplier achieving the best performance reported so far. Elimination of recursiveness in Antyayordashekepi-Dwanda squarer results in reduced area while modified Dwanda squarer results in reduced delay. Anurupyena cubic module with 4:2 and 5:2 compressors is implemented from which the one with 4:2 compressor provides the least delay with more than 50% reduction with respect to that of reported cube modules. Modified Vargamula square root and modified cube root modules are also implemented incorporating pipelining, priority encoder, and padding of zero's to achieve better performance. In addition to the delay, in terms of area occupancy, power, and energy consumed (power-delay-product), better or comparable performance is also achieved by all the above-mentioned modules implemented. The dedicated multiplier is used in a 64-point FFT Implementation and results similar to existing structures are obtained.
引用
收藏
页码:3683 / 3718
页数:36
相关论文
共 50 条
  • [1] Zynq 7000 series FPGA based Efficient DTMF detection
    Bhavanam, S. Nagakishore
    Siddaiah, P.
    Reddy, P. Ramana
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 1202 - 1208
  • [2] Research on the High Speed Image Transfer based on the Zynq-7000
    Wu, Qiang
    Zhao, Shuxin
    PROCEEDINGS OF THE 2016 2ND WORKSHOP ON ADVANCED RESEARCH AND TECHNOLOGY IN INDUSTRY APPLICATIONS, 2016, 81 : 1491 - 1495
  • [3] Efficient Hardware Implementation of High-Speed Recursive Vedic Squaring Architecture on FPGA
    Bajaj, Jasmine
    Jajodia, Babita
    INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ENERGY TECHNOLOGIES (ICECET 2021), 2021, : 2011 - 2016
  • [4] An Efficient VHDL Implementation of two Artificial Neural Networks on Zynq-7000 FPGA
    Sadeghikhah, Kaveh
    Zhang, Lei
    Paranjape, Raman
    2023 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CCECE, 2023,
  • [5] High Speed, Area and Power Efficient 32-bit Vedic Multipliers
    Mulkalapally, Mounika
    Manning, Jacob
    Gatewood, Paul
    Nikoubin, Tooraj
    7TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT 2016), 2016,
  • [6] High speed Vedic Multiplier for Image processing using FPGA
    Jayakumar, S.
    Sumathi, S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [7] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [8] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [9] Power Efficient Arithmetic and Logical Unit Design on FPGA
    Kaushik, Bhuvan
    Anand, Vatsala
    Yasmeen, Kainat
    Kaur, Amanpreet
    2018 6TH EDITION OF INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS & EMBEDDED SYSTEMS (WECON), 2018, : 112 - 115
  • [10] High-Speed PCAP Configuration Scrubbing on Zynq-7000 All Programmable SoCs
    Stoddard, Aaron
    Gruwell, Ammon
    Zabriskie, Peter
    Wirthlin, Michael
    2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,