High speed Power efficient Vedic arithmetic modules on Zedboard-Zynq-7000 FPGA

被引:2
|
作者
S, Sujitha [1 ]
Kailath, Binsu J. [1 ]
机构
[1] IIITDM Kancheepuram, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
Antyayordashekepi squarer; Anurupyena cube; Dwanda squarer; Urdhwa Tiryakhbhyam multiplier; Vargamula square root; Vedic arithmetic; Vedic cubic root; 4; 2; and; 5; compressors; MULTIPLIER DESIGN;
D O I
10.1002/cta.3110
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware implementation of dedicated arithmetic modules is inevitable for any signal processing system development and computational complexity of such modules could be significantly reduced with improved performance by utilizing Vedic algorithms. Five novel Vedic arithmetic modules for multiplication, square, cube, square root, and cube root are implemented on Zedboard Zynq-7000 FPGA. A novel 4:2 compressor that uses only primitive gates in critical path is proposed to reduce partial products in the Urdhwa Tiryakhbhyam parallel multiplier achieving the best performance reported so far. Elimination of recursiveness in Antyayordashekepi-Dwanda squarer results in reduced area while modified Dwanda squarer results in reduced delay. Anurupyena cubic module with 4:2 and 5:2 compressors is implemented from which the one with 4:2 compressor provides the least delay with more than 50% reduction with respect to that of reported cube modules. Modified Vargamula square root and modified cube root modules are also implemented incorporating pipelining, priority encoder, and padding of zero's to achieve better performance. In addition to the delay, in terms of area occupancy, power, and energy consumed (power-delay-product), better or comparable performance is also achieved by all the above-mentioned modules implemented. The dedicated multiplier is used in a 64-point FFT Implementation and results similar to existing structures are obtained.
引用
收藏
页码:3683 / 3718
页数:36
相关论文
共 50 条
  • [31] Area efficient FIR filters for high speed FPGA implementation
    Macpherson, K. N.
    Stewart, R. W.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (06): : 711 - 720
  • [32] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [33] An efficient high speed AES implementation using Traditional FPGA and LabVIEW FPGA platforms
    Rao, Muzaffar
    Kaknjo, Admir
    Omerdic, Edin
    Toal, Daniel
    Newe, Thomas
    2018 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY (CYBERC 2018), 2018, : 93 - 100
  • [34] Current Sensing Completion Detection for High Speed and Area Efficient Arithmetic
    Gadamsetti, Balapradeep
    Singh, Adit D.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 240 - 243
  • [35] Efficient Gabor Filter Using Vedic Mathematic for High Speed Convolution in Skin Cancer Detection
    Jain, Shivangi
    Jagtap, Vandana
    Pise, Nitin
    1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 800 - 804
  • [36] Memory Efficient High Speed Systolic Array Architecture Design with Multiplexed Distributed Arithmetic for 2D DTCWT Computation on FPGA
    Poornima, B.
    Sumathi, A.
    Raj, Cyril Prasanna P.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (03): : 119 - 132
  • [37] EFFICIENT REAL TIME ZYNQ 7000 FPGA DEPLOYMENT OF OPTIMIZED YOLOV2 DEEP LEANING MODEL FOR TARGET DETECTION, BASED ON HDL CODER METHODOLOGY
    Ben Slimane, Jihane
    INTERNATIONAL JOURNAL ON INFORMATION TECHNOLOGIES AND SECURITY, 2024, 16 (02): : 15 - 26
  • [38] DTMOS Based Low Power High Speed Interconnects for FPGA
    Kureshi, A. K.
    Hasan, Mohd.
    JOURNAL OF COMPUTERS, 2009, 4 (10) : 921 - 926
  • [39] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [40] Single Event Effects Characterization of the Programmable Logic of Xilinx Zynq-7000 FPGA Using Very/Ultra High-Energy Heavy Ions
    Vlagkoulis, Vasileios
    Sari, Aitzan
    Vrachnis, John
    Antonopoulos, Georgios
    Segkos, Nikolaos
    Psarakis, Mihalis
    Tavoularis, Antonios
    Furano, Gianluca
    Boatella Polo, Cesar
    Poivey, Christian
    Ferlet-Cavrois, Veronique
    Kastriotou, Maria
    Fernandez Martinez, Pablo
    Alia, Ruben Garcia
    Voss, Kay-Obbe
    Schuy, Christoph
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (01) : 36 - 45