High speed Power efficient Vedic arithmetic modules on Zedboard-Zynq-7000 FPGA

被引:2
|
作者
S, Sujitha [1 ]
Kailath, Binsu J. [1 ]
机构
[1] IIITDM Kancheepuram, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
Antyayordashekepi squarer; Anurupyena cube; Dwanda squarer; Urdhwa Tiryakhbhyam multiplier; Vargamula square root; Vedic arithmetic; Vedic cubic root; 4; 2; and; 5; compressors; MULTIPLIER DESIGN;
D O I
10.1002/cta.3110
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware implementation of dedicated arithmetic modules is inevitable for any signal processing system development and computational complexity of such modules could be significantly reduced with improved performance by utilizing Vedic algorithms. Five novel Vedic arithmetic modules for multiplication, square, cube, square root, and cube root are implemented on Zedboard Zynq-7000 FPGA. A novel 4:2 compressor that uses only primitive gates in critical path is proposed to reduce partial products in the Urdhwa Tiryakhbhyam parallel multiplier achieving the best performance reported so far. Elimination of recursiveness in Antyayordashekepi-Dwanda squarer results in reduced area while modified Dwanda squarer results in reduced delay. Anurupyena cubic module with 4:2 and 5:2 compressors is implemented from which the one with 4:2 compressor provides the least delay with more than 50% reduction with respect to that of reported cube modules. Modified Vargamula square root and modified cube root modules are also implemented incorporating pipelining, priority encoder, and padding of zero's to achieve better performance. In addition to the delay, in terms of area occupancy, power, and energy consumed (power-delay-product), better or comparable performance is also achieved by all the above-mentioned modules implemented. The dedicated multiplier is used in a 64-point FFT Implementation and results similar to existing structures are obtained.
引用
收藏
页码:3683 / 3718
页数:36
相关论文
共 50 条
  • [41] Speed vs. efficiency: A framework for high-frequency trading algorithms on FPGA using Zynq SoC platform
    Ali, Abbas
    Shah, Abdullah
    Khan, Azaz Hassan
    Sharif, Malik Umar
    Zahid, Zaka Ullah
    Shahid, Rabia
    Jan, Tariqullah
    Zafar, Mohammad Haseeb
    ALEXANDRIA ENGINEERING JOURNAL, 2024, 96 : 1 - 14
  • [42] FPGA realization of FIR filters for high-speed and medium-speed by using modified distributed arithmetic architectures
    Xie, Jiafeng
    He, Jianjun
    Tan, Guanzheng
    MICROELECTRONICS JOURNAL, 2010, 41 (06) : 365 - 370
  • [43] A high speed efficient N X N bit multiplier based on ancient Indian vedic mathematics
    Verma, V
    Thapliyal, H
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 361 - 365
  • [44] High Speed and Area Efficient Single Precision Floating Point Arithmetic Unit
    Palekar, Sangeeta
    Narkhede, Nitin
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1950 - 1954
  • [45] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [46] FPGA Implementation of Low Power High Speed Square Root Circuits
    Vijeyakumar, K. N.
    Sumathy, V.
    Vasakipriya, P.
    Babu, A. Dinesh
    2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 468 - 472
  • [47] ASIC design of a high speed low power circuit for factorial calculation using ancient Vedic mathematics
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    MICROELECTRONICS JOURNAL, 2011, 42 (12) : 1343 - 1352
  • [48] Novel Transistor Level Realization of Ultra Low Power High-speed Adiabatic Vedic Multiplier
    Chanda, M.
    Banerjee, S.
    Saha, D.
    Jain, S.
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 801 - 806
  • [49] Design Guidelines for the High-Speed Dynamic Partial Reconfiguration Based Software Defined Radio Implementations on Xilinx Zynq FPGA
    Kamaleldin, Ahmed
    Mohamed, Ahmed
    Nagy, Ahmed
    Gamal, Youssef
    Shalash, Ahmed
    Ismail, Yehea
    Mostafa, Hassan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 814 - 817
  • [50] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02) : 268 - 284