High speed Power efficient Vedic arithmetic modules on Zedboard-Zynq-7000 FPGA

被引:2
|
作者
S, Sujitha [1 ]
Kailath, Binsu J. [1 ]
机构
[1] IIITDM Kancheepuram, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
关键词
Antyayordashekepi squarer; Anurupyena cube; Dwanda squarer; Urdhwa Tiryakhbhyam multiplier; Vargamula square root; Vedic arithmetic; Vedic cubic root; 4; 2; and; 5; compressors; MULTIPLIER DESIGN;
D O I
10.1002/cta.3110
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware implementation of dedicated arithmetic modules is inevitable for any signal processing system development and computational complexity of such modules could be significantly reduced with improved performance by utilizing Vedic algorithms. Five novel Vedic arithmetic modules for multiplication, square, cube, square root, and cube root are implemented on Zedboard Zynq-7000 FPGA. A novel 4:2 compressor that uses only primitive gates in critical path is proposed to reduce partial products in the Urdhwa Tiryakhbhyam parallel multiplier achieving the best performance reported so far. Elimination of recursiveness in Antyayordashekepi-Dwanda squarer results in reduced area while modified Dwanda squarer results in reduced delay. Anurupyena cubic module with 4:2 and 5:2 compressors is implemented from which the one with 4:2 compressor provides the least delay with more than 50% reduction with respect to that of reported cube modules. Modified Vargamula square root and modified cube root modules are also implemented incorporating pipelining, priority encoder, and padding of zero's to achieve better performance. In addition to the delay, in terms of area occupancy, power, and energy consumed (power-delay-product), better or comparable performance is also achieved by all the above-mentioned modules implemented. The dedicated multiplier is used in a 64-point FFT Implementation and results similar to existing structures are obtained.
引用
收藏
页码:3683 / 3718
页数:36
相关论文
共 50 条
  • [21] Design of power efficient VLSI arithmetic: Speed and power trade-offs
    Oklobdzija, VG
    Krishnamurthy, R
    16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 280 - 280
  • [22] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533
  • [23] Design & Implementation of Area Efficient Low Power High Speed MAC Unit using FPGA
    Pawar, Roshani
    Shriramwar, S. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2683 - 2687
  • [24] Switching speed limitations of high power IGBT modules
    Incau, Bogdan Ioan
    Trintis, Ionut
    Munk-Nielsen, Stig
    2015 17TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'15 ECCE-EUROPE), 2015,
  • [25] Design of Speed, Energy and Power Efficient Reversible Logic Based Vedic ALU for Digital Processors
    Gupta, Abhishek
    Malviya, Utsav
    Kapse, Vinod
    3RD NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE 2012), 2012,
  • [26] A new synthesis efficient, high density and high speed ORCA FPGA
    Singh, S
    Britton, B
    Spivak, C
    Nguyen, H
    Leung, WB
    Andrews, B
    Powell, G
    Albu, R
    He, JS
    Stuby, R
    Chin, ML
    Chiu, PL
    Steward, J
    Rabold, D
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 543 - 546
  • [27] Short circuit protection of high speed, high power IGBT modules
    Nguyen, MN
    PPC-2003: 14TH IEEE INTERNATIONAL PULSED POWER CONFERENCE, VOLS 1 AND 2, DIGEST OF TECHNICAL PAPERS, 2003, : 815 - 818
  • [28] Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1514 - 1518
  • [29] Implementation of Efficient Multiplier for High Speed Applications Using FPGA
    Barakat, Mohamed
    Saad, Waleed
    Shokair, Mona
    PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
  • [30] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics
    Abbasi, Shuja Ahmad
    Zulhelmi
    Alamoud, Abdul Rahman M.
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):