Power Efficient Arithmetic and Logical Unit Design on FPGA

被引:0
|
作者
Kaushik, Bhuvan [1 ]
Anand, Vatsala [1 ]
Yasmeen, Kainat [1 ]
Kaur, Amanpreet [1 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Rajpura, Punjab, India
关键词
Xilinx; FPGA; IO Standard; LVCMOS; Frequency Scaling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Arithmetic Logic Unit (ALU) is one of the most crucial part of all the digital circuits that is used to perform arithmetic and logical operations. An energy and power efficient ALU is designed in this paper by employing different energy and power efficient techniques. ALU is designed on ISE project navigator of Xilinx software and power analysis is done on X Power Analyzer. Two energy efficient techniques named as Frequency scaling and Input/Output (I/O) standard scaling are employed on ALU. In the frequency scaling technique, frequency range of the design is varied from Mega Hertz (MHz) to Tera Hertz (THz) and power analysis is done to figure out the most efficient frequency in terms of power consumption. Power analysis is also done at different I/O standards of Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) logic family to find out the most power efficient IO standard. The device is operated on ARTIX-7 FPGA technology with a channel length of 28 nano meters (nm). It has been concluded from results that maximum power is being saved at LVCMOS 33 I/O standard at a frequency of 1MHz.
引用
收藏
页码:112 / 115
页数:4
相关论文
共 50 条
  • [1] Multifunctional reversible arithmetic logical unit design
    Li, Mingcui
    Zhou, Rigui
    Journal of Computational Information Systems, 2012, 8 (22): : 9407 - 9414
  • [2] Design of Area Optimized Arithmetic and Logical Unit for Microcontroller
    Purohit, Amrut Anilrao
    Ahmed, Mohammed Riyaz
    Reddy, R. Venkata Siva
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 335 - 339
  • [3] Design and Optimization of ColdFire CPU Arithmetic Logical Unit
    Adamec, Filip
    Fryza, Tomas
    MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 699 - 702
  • [4] Design of Enhanced Arithmetic Logical Unit for Hardware Genetic Processor
    Singh, Haramardeep
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 549 - 553
  • [5] Design of Floating-Point Arithmetic Unit for FPGA with Simulink®
    Kralev, Jordan
    PROCEEDINGS OF 18TH INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES (IEEE EUROCON 2019), 2019,
  • [6] DESIGN OF FAULT TOLERANT ARITHMETIC & LOGICAL UNIT USING REVERSIBLE LOGIC
    Kaur, Taranjot
    Singh, Nirmal
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 331 - 334
  • [7] Faster Arithmetic and Logical Unit CMOS Design with Reduced Number of Transistors
    Patel, Rachit
    Parashar, Harpreet
    Wajid, Mohd
    COMPUTER NETWORKS AND INFORMATION TECHNOLOGIES, 2011, 142 : 519 - 522
  • [8] Design of Power Efficient SRAM on FPGA
    Agrawal, Tarun
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MODERN RESEARCH IN AEROSPACE ENGINEERING (MARE-2016), 2018, : 363 - 373
  • [9] Design and Simulation of 64 Bit FPGA Based Arithmetic Logic Unit
    Bedir, Nuray Saglam
    Kacar, Firat
    ELECTRICA, 2019, 19 (02): : 158 - 165
  • [10] Thermal Analysis of Energy Efficient Clock Gated Arithmetic Logic Unit on FPGA
    Gupta, Nidhi
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 990 - 993