A Process-Technology-Scaling-Tolerant Pipelined ADC Architecture Achieving 6-bit and 4 GS/s ADC in 45nm CMOS

被引:0
|
作者
Chen, M. W. [1 ]
Carley, L. R. [1 ]
Ricketts, D. S. [2 ]
机构
[1] Carnegie Mellon Univ, Pittsburgh, PA 15213 USA
[2] N Carolina State Univ, Raleigh, NC 27606 USA
关键词
Analog-to-digital converter; pipelined ADC; open-loop; calibration; SOI CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process-technology-scaling-tolerant pipelined ADC architecture has been demonstrated achieving 4 GS/s and 6-bit resolution in 45nm SOI CMOS. It utilizes open-loop, op-amp-less residue amplifier stages employing background master-slave gain calibration in order to achieve 4 GS/s clock rates while maintaining compatibility with deeply scaled CMOS processes. The pipelined ADC consumes 38 mW of power from a 1.4 V supply while operating at 4 GS/s and occupies a core area of only 0.04 mm 2 due to its use of compact open-loop residue amplifiers. The measured DNL and INL are -0.8/1.0 LSB and -1.0/0.9 LSB, respectively. The ADC SNDR at 4 GS/s is 31.6 dB with a 250 MHz input and 27.3 dB with a 1.8 GHz input.
引用
收藏
页码:16 / 18
页数:3
相关论文
共 50 条
  • [21] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Lin, Li
    Ren, Junyan
    Zhu, Kai
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (01) : 71 - 76
  • [22] A 6-Bit, 1.2-GS/s ADC with Wideband THA in 0.13-μm CMOS
    Chen, Bo-Wei
    Hsien, Szu-Kang
    Chiang, Cheng-Shiang
    Juang, Kai-Cheung
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 377 - 380
  • [23] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Li Lin
    Junyan Ren
    Kai Zhu
    Fan Ye
    Analog Integrated Circuits and Signal Processing, 2009, 58 : 71 - 76
  • [24] Design of Ultra Low Power Novel 3-Bit Flash ADC in 45nm CMOS Technology
    Das, Moushumi
    Nath, Bipasha
    Sarkar, Durba
    Kar, Aditi
    Majumder, Alak
    2015 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES AND MANAGEMENT FOR COMPUTING, COMMUNICATION, CONTROLS, ENERGY AND MATERIALS (ICSTM), 2015, : 239 - 244
  • [25] A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process
    Xu, Fangyuan
    Guo, Xuan
    Li, Zeyu
    Jia, Hanbo
    Wu, Danyu
    Wu, Jin
    ELECTRONICS, 2023, 12 (04)
  • [26] A 4.1-mW 3.5-GS/s 6-Bit Time-Interleaved ADC in 40-nm CMOS
    Spagnolo, Annachiara
    Verbruggen, Bob
    Wambacq, Piet
    D'Amico, Stefano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 466 - 470
  • [27] A 4x Time-Domain Interpolation 6-bit 3.4 GS/s 12.6 mW Flash ADC in 65 nm CMOS
    Liu, Jianwei
    Chan, Chi-Hang
    Sin, Sai-Weng
    Sen-Pan U
    Martins, Rui Paulo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (04) : 395 - 404
  • [28] A 6-bit 1.3-GS/s Ping-Pong Domino-SAR ADC in 55-nm CMOS
    Chung, Yung-Hui
    Rih, Wei-Shu
    Chang, Che-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (08) : 999 - 1003
  • [29] A 14-bit 250 MS/s IF Sampling Pipelined ADC in 180 nm CMOS Process
    Zheng, Xuqiang
    Wang, Zhijun
    Li, Fule
    Zhao, Feng
    Yue, Shigang
    Zhang, Chun
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (09) : 1381 - 1392
  • [30] A 6-GS/s, 6-bit, At-speed Testable ADC and DAC Pair in 0.13μm CMOS
    Ho, Chen-Kang
    Hong, Hao-Chiao
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 207 - 210