共 50 条
- [41] A 0.004mm2 Single-Channel 6-bit 1.25GS/s SAR ADC in 40nm CMOS PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 277 - 280
- [42] A 8-Bit 1-GS/s Subranged ADC in 65-nm CMOS Process 2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 40 - 43
- [46] A 6-bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 238 - +
- [47] Single-Channel, 1.25-GS/s, 6-bit, Loop-Unrolled Asynchronous SAR-ADC in 40nm-CMOS IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
- [49] A 3.2GS/s 4.55b ENOB Two-Step Subranging ADC in 45nm SOI CMOS 2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
- [50] A New Architecture of Thermometer to Binary Decoder in a Low-Power 6-bit 1.5GS/s Flash ADC PROCEEDINGS OF 2020 27TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES), 2020, : 65 - 68