A Process-Technology-Scaling-Tolerant Pipelined ADC Architecture Achieving 6-bit and 4 GS/s ADC in 45nm CMOS

被引:0
|
作者
Chen, M. W. [1 ]
Carley, L. R. [1 ]
Ricketts, D. S. [2 ]
机构
[1] Carnegie Mellon Univ, Pittsburgh, PA 15213 USA
[2] N Carolina State Univ, Raleigh, NC 27606 USA
关键词
Analog-to-digital converter; pipelined ADC; open-loop; calibration; SOI CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process-technology-scaling-tolerant pipelined ADC architecture has been demonstrated achieving 4 GS/s and 6-bit resolution in 45nm SOI CMOS. It utilizes open-loop, op-amp-less residue amplifier stages employing background master-slave gain calibration in order to achieve 4 GS/s clock rates while maintaining compatibility with deeply scaled CMOS processes. The pipelined ADC consumes 38 mW of power from a 1.4 V supply while operating at 4 GS/s and occupies a core area of only 0.04 mm 2 due to its use of compact open-loop residue amplifiers. The measured DNL and INL are -0.8/1.0 LSB and -1.0/0.9 LSB, respectively. The ADC SNDR at 4 GS/s is 31.6 dB with a 250 MHz input and 27.3 dB with a 1.8 GHz input.
引用
收藏
页码:16 / 18
页数:3
相关论文
共 50 条
  • [41] A 0.004mm2 Single-Channel 6-bit 1.25GS/s SAR ADC in 40nm CMOS
    Tai, Hung-Yen
    Tsai, Pao-Yang
    Tsai, Cheng-Hsueh
    Chen, Hsin-Shu
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 277 - 280
  • [42] A 8-Bit 1-GS/s Subranged ADC in 65-nm CMOS Process
    Chen, Hsin-Liang
    Yang, Shu-Chuan
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 40 - 43
  • [43] A 3 mW 6-bit 4 GS/s Subranging ADC With Subrange-Dependent Embedded References
    Yang, Chung-Ming
    Kuo, Tai-Haur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (07) : 2312 - 2316
  • [44] A 6-Bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 80 - 92
  • [45] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858
  • [46] A 6-bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 238 - +
  • [47] Single-Channel, 1.25-GS/s, 6-bit, Loop-Unrolled Asynchronous SAR-ADC in 40nm-CMOS
    Jiang, Tao
    Liu, Wing
    Zhong, Freeman Y.
    Zhong, Charlie
    Chiang, Patrick Y.
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [48] A 2.6 GS/s 8-Bit Time-Interleaved SAR ADC in 55 nm CMOS Technology
    Wang, Dong
    Zhu, Xiaoge
    Guo, Xuan
    Luan, Jian
    Zhou, Lei
    Wu, Danyu
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (03):
  • [49] A 3.2GS/s 4.55b ENOB Two-Step Subranging ADC in 45nm SOI CMOS
    Plouchart, J. -O.
    Sanduleanu, M. A. T.
    Toprak-Deniz, Z.
    Beukema, T. J.
    Reynolds, S.
    Parker, B. D.
    Beakes, M.
    Tierno, J. A.
    Friedman, D.
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [50] A New Architecture of Thermometer to Binary Decoder in a Low-Power 6-bit 1.5GS/s Flash ADC
    Keyhanazar, Mohammad
    Kalami, Arash
    Amini, Abdollah
    PROCEEDINGS OF 2020 27TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES), 2020, : 65 - 68