A Process-Technology-Scaling-Tolerant Pipelined ADC Architecture Achieving 6-bit and 4 GS/s ADC in 45nm CMOS

被引:0
|
作者
Chen, M. W. [1 ]
Carley, L. R. [1 ]
Ricketts, D. S. [2 ]
机构
[1] Carnegie Mellon Univ, Pittsburgh, PA 15213 USA
[2] N Carolina State Univ, Raleigh, NC 27606 USA
关键词
Analog-to-digital converter; pipelined ADC; open-loop; calibration; SOI CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process-technology-scaling-tolerant pipelined ADC architecture has been demonstrated achieving 4 GS/s and 6-bit resolution in 45nm SOI CMOS. It utilizes open-loop, op-amp-less residue amplifier stages employing background master-slave gain calibration in order to achieve 4 GS/s clock rates while maintaining compatibility with deeply scaled CMOS processes. The pipelined ADC consumes 38 mW of power from a 1.4 V supply while operating at 4 GS/s and occupies a core area of only 0.04 mm 2 due to its use of compact open-loop residue amplifiers. The measured DNL and INL are -0.8/1.0 LSB and -1.0/0.9 LSB, respectively. The ADC SNDR at 4 GS/s is 31.6 dB with a 250 MHz input and 27.3 dB with a 1.8 GHz input.
引用
收藏
页码:16 / 18
页数:3
相关论文
共 50 条
  • [31] A 3 bit 20 GS/s Flash ADC in 65 nm Low Power CMOS Technology
    Ferenci, Damir
    Groezing, Markus
    Lang, Felix
    Berroth, Manfred
    2010 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2010, : 214 - 217
  • [32] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC with Digital Background Calibration
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 159 - +
  • [33] A 4-bit 36 GS/s ADC with 18 GHz Analog Bandwidth in 40 nm CMOS Process
    Jia, Hanbo
    Guo, Xuan
    Zheng, Xuqiang
    Xu, Xiaodi
    Wu, Danyu
    Zhou, Lei
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (10) : 1 - 17
  • [34] A 6-bit 3.5-GS/s 0.9-V 98-mW Flash ADC in 90-nm CMOS
    Deguchi, Kazuaki
    Suwa, Naoko
    Ito, Masao
    Kumamoto, Toshio
    Miki, Takahiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (10) : 2303 - 2310
  • [35] A 6-bit 3.5-GS/s 0.9-V 98-mW flash ADC in 90nm CMOS
    Deguchi, Kazuaki
    Suwa, Naoko
    Ito, Masao
    Kumamoto, Toshio
    Miki, Takahiro
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 64 - 65
  • [36] Design of a CMOS Track-and-Hold Amplifier for a 6-bit 1-GS/s Interpolating Flash ADC
    Geoghegan, Kevin B.
    Heedley, Perry L.
    Matthews, Thomas W.
    Michael, Sherif
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [37] A 6-Bit 130-MS/s Low-Power Tracking ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Bayoumi, Magdy A.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 304 - 307
  • [38] A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
    Wu, Feitong
    Guo, Xuan
    Jia, Hanbo
    Wu, Xiuheng
    Li, Zeyu
    He, Ben
    Wu, Danyu
    Liu, Xinyu
    MICROMACHINES, 2023, 14 (07)
  • [39] A Chopped 6-bit 1.6 GS/s SAR ADC Utilizing Slow Decision Information in 22 nm FDSOI
    Ungethuem, Jonathan
    Pietzko, Michael
    Abdelaal, Ahmed
    Kauffman, John G.
    Ortmanns, Maurits
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 141 - 144
  • [40] A 6-bit 1.6-GS/s low-power wideband flash ADC converter in 0.13-μm CMOS technology
    Ismail, Ayman
    Elmasry, Mohamed
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (09) : 1982 - 1990