A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process

被引:1
|
作者
Xu, Fangyuan [1 ,2 ]
Guo, Xuan [2 ]
Li, Zeyu [1 ,2 ]
Jia, Hanbo [2 ]
Wu, Danyu [2 ]
Wu, Jin [2 ,3 ]
机构
[1] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Acela Microelect Co Ltd, Suzhou 215124, Peoples R China
关键词
analog-to-digital converter; pipelined; timing strategy; delay lock loop; bit error rate; residual curves; sample and hold amplifier; 10; B; CONVERTER; COMPARATORS; CALIBRATION; OFFSET; SFDR; GS/S;
D O I
10.3390/electronics12040924
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 1-GS/s12-bit pipelined analog-to-digital converter (ADC) fabricated in 40-nm CMOS technology that optimizes the settling time, bit error rate, and robustness. This ADC uses an improved timing called pre-quantization timing (PQT), which implements quantization in half the time of the sampling phase to maximize the output-settling time of the operational amplifier (op-amp). A complete clocking scheme along with a delay lock loop (DLL) is proposed to generate an accurate timing no matter how process, voltage, and temperature (PVT) change. Based on PQT, a high-speed comparator circuit is adopted to obtain a bit error rate (BER) below 10(-15). Sample and hold amplifier (SHA) is used to guarantee robustness over the wide input frequency. Furthermore, a low-cost automatic calibration is implemented to correct residual curves, and inter-stage gain errors are also corrected. This ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 57.3 dB and a spurious-free dynamic range (SFDR) of 78.5 dB at a 227 MHz input frequency. The measured differential nonlinearities (DNL) and integral nonlinearities (INL) after calibration are +/- 0.7 LSB and +/- 1.50 LSB, respectively. The power consumption of the ADC core is 97.6-mW, and the Walden figure of merit (FoM) is 172.9-fJ/conversion-step.
引用
收藏
页数:16
相关论文
共 50 条
  • [1] A 12-bit 350-MS/s Pipelined ADC in 40-nm CMOS
    Gu, Weiqi
    Miao, Peng
    Li, Fei
    Wang, Huan
    Ding, Bowen
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 205 - 209
  • [2] A 1 GS/s 12-Bit Pipelined/SAR Hybrid ADC in 40 nm CMOS Technology
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Wu, Nanxun
    Huang, Yinkun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (02)
  • [3] A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS
    Tai, Hung-Yen
    Tsai, Cheng-Hsueh
    Tsai, Pao-Yang
    Chen, Hung-Wei
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 339 - 343
  • [4] A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
    Wu, Feitong
    Guo, Xuan
    Jia, Hanbo
    Wu, Xiuheng
    Li, Zeyu
    He, Ben
    Wu, Danyu
    Liu, Xinyu
    MICROMACHINES, 2023, 14 (07)
  • [5] A 1 GS/s 12-bit pipelined folding ADC with a novel encoding algorithm
    Liu, Huasen
    Wu, Danyu
    Zhou, Lei
    Luan, Jian
    Guo, Xuan
    Wang, Dong
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (07): : 1 - 9
  • [6] A 1-GS/s 12-bit Single-Channel Pipelined ADC in 28-nm CMOS With Input-Split Fully Differential Ring Amplifier
    Zhang, Heng
    He, Ben
    Guo, Xuan
    Wu, Danyu
    Liu, Xinyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1931 - 1938
  • [7] A 8-Bit 1-GS/s Subranged ADC in 65-nm CMOS Process
    Chen, Hsin-Liang
    Yang, Shu-Chuan
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 40 - 43
  • [8] A 1-GS/s 6-bit Flash ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Gosh, Soumik
    Bayoumi, Magdy A.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 144 - 147
  • [9] A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration
    Jia, Hanbo
    Guo, Xuan
    Wu, Danyu
    Zhou, Lei
    Luan, Jian
    Wu, Nanxun
    Huang, Yinkun
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (06)
  • [10] A 3GSps 12-bit Four-Channel Time-Interleaved Pipelined ADC in 40 nm CMOS Process
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Wu, Nanxun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (12)