A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] A 1 GS/s 12-bit pipelined folding ADC with a novel encoding algorithm
    Liu, Huasen
    Wu, Danyu
    Zhou, Lei
    Luan, Jian
    Guo, Xuan
    Wang, Dong
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (07): : 1 - 9
  • [2] A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process
    Xu, Fangyuan
    Guo, Xuan
    Li, Zeyu
    Jia, Hanbo
    Wu, Danyu
    Wu, Jin
    ELECTRONICS, 2023, 12 (04)
  • [3] A 12-bit 1.5-GS/s Single-Channel Pipelined SAR ADC With a Pipelined Residue Amplification Stage
    Shen, Yi
    Liu, Shubin
    Cao, Yue
    Han, Haolin
    Liang, Hongzhi
    Dong, Zhicheng
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (01) : 260 - 271
  • [4] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)
  • [5] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [6] A 12-bit Fully Differential SAR ADC with a Novel Capacitor Mismatch Calibration
    Peng, Xizhu
    Liu, Hanpeng
    Liu, Yuke
    Tang, He
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [7] A 3GSps 12-bit Four-Channel Time-Interleaved Pipelined ADC in 40 nm CMOS Process
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Wu, Nanxun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (12)
  • [8] A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration
    Grace, CR
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1038 - 1046
  • [9] A 12-Bit 2 GS/s Single-Channel High Linearity Pipelined ADC in 40 nm CMOS
    Wu, Feitong
    Guo, Xuan
    Jia, Hanbo
    Wu, Xiuheng
    Li, Zeyu
    He, Ben
    Wu, Danyu
    Liu, Xinyu
    MICROMACHINES, 2023, 14 (07)
  • [10] A 1 GS/s 12-Bit Pipelined/SAR Hybrid ADC in 40 nm CMOS Technology
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Wu, Nanxun
    Huang, Yinkun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (02)