A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] A Low Power 12-Bit 20Msamples/s Pipelined ADC
    Cao Junmin
    Chen Zhongjian
    Lu Wengao
    Zhao Baoying
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING SYSTEMS, 2009, : 77 - 80
  • [22] A pipelined 12-bit analog-to-digital converter with continuous on-chip digital correction
    Ekekwe, Ndubuisi
    Ekenedu, Chinyeaka
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 669 - +
  • [23] A digital calibration technique for timing mismatch in a four-channel time interleaved ADCs
    Yin, Yong-Sheng
    Jian, Mao-Chen
    Chen, Hong-Mei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1546 - 1548
  • [24] A 14 Bit 1 GS/s RF Sampling Pipelined ADC With Background Calibration
    Ali, Ahmed M. A.
    Dinc, Huseyin
    Bhoraskar, Paritosh
    Dillon, Chris
    Puckett, Scott
    Gray, Bryce
    Speir, Carroll
    Lanford, Jonathan
    Brunsilius, Janet
    Derounian, Peter R.
    Jeffries, Brad
    Mehta, Ushma
    McShea, Matthew
    Stop, Russell
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2857 - 2867
  • [25] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    Wei Qi
    Yin Xiumei
    Han Dandan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (02)
  • [26] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    魏琦
    殷秀梅
    韩丹丹
    杨华中
    半导体学报, 2010, 31 (02) : 59 - 63
  • [27] A 12-bit, 40-Ms/s pipelined ADC with an improved operational amplifier
    Yu, Wang
    Yang Haigang
    Tao, Yin
    Fei, Liu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [28] A 12-bit 75-MS/s pipelined ADC using incomplete settling
    Iroaga, Echere
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 748 - 756
  • [29] A high performance low power 12-bit 40 MS/s pipelined ADC
    Jia, Hua-Yu
    Chen, Gui-Can
    Zhang, Hong
    IEICE ELECTRONICS EXPRESS, 2008, 5 (11): : 400 - 404
  • [30] A Cost-Efficient 12-Bit 20Msamples/s Pipelined ADC
    Cao Junmin
    Chen Zhongjian
    Lu Wengao
    Zhao Baoying
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1953 - 1956