A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] A 12-bit 1.1GS/s Pipelined-SAR ADC With Adaptive Inter-Stage Redundancy in 28 nm CMOS
    Wen, Xianshan
    Fu, Tao
    Fang, Liang
    Gui, Ping
    IEEE ACCESS, 2024, 12 : 36951 - 36960
  • [42] Histogram-Based Ratio Mismatch Calibration for Bridge-DAC in 12-bit 120 MS/s SAR ADC
    Zhu, Yan
    Chan, Chi-Hang
    Wong, Si-Seng
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) : 1203 - 1207
  • [43] A 48-mW, 12-bit, 150-MS/s Pipelined ADC with Digital Calibration in 65nm CMOS
    Peng, Bei
    Huang, Guanzhong
    Li, Hao
    Wan, Peiyuan
    Lin, Pingfen
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [44] A 1-GS/s 12-bit Single-Channel Pipelined ADC in 28-nm CMOS With Input-Split Fully Differential Ring Amplifier
    Zhang, Heng
    He, Ben
    Guo, Xuan
    Wu, Danyu
    Liu, Xinyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1931 - 1938
  • [45] A low power 12-bit 30 MSPS CMOS pipeline ADC with on-chip voltage reference buffer
    陈奇辉
    秦亚杰
    陆波
    洪志良
    半导体学报, 2011, 32 (01) : 90 - 96
  • [46] A low power 12-bit 30 MSPS CMOS pipeline ADC with on-chip voltage reference buffer
    Chen Qihui
    Qin Yajie
    Lu Bo
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (01)
  • [47] A 12-bit 40-MS/s Calibration-free SAR ADC
    Hsu, Chung-Wei
    Chang, Li-Jen
    Huang, Chun-Po
    Chang, Soon-Jyh
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 324 - 327
  • [48] A 12-bit 100 MS/s pipelined ADC without using front-end SHA
    Imanpoor, H.
    Mehranpouy, M.
    Torkzadeh, P.
    Jannesari, A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 86 : 142 - 153
  • [49] A 12-bit, 270MS/s Pipelined ADC with SHA-Eliminating Front End
    Wang, Xuan
    Yang, Changyi
    Zhao, Xiaoxiao
    Wu, Chao
    Li, Fule
    Wang, Zhihua
    Wu, Bin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 798 - 801
  • [50] A 12-bit 50 MS/s Pipelined ADC with Power Optimized Strategy for Ultrasonic Imaging Instruments
    Chiang, Cheng-Ta
    Wang, Chih-Hsien
    2012 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2012, : 1 - 4