A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] A 12-bit 400-MS/s SHA-Less Pipelined ADC
    Luo, Hua
    Zhao, Nan
    Wei, Qi
    Yang, Huazhong
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2014, : 55 - 59
  • [32] A 12-bit, 1.1-GS/s, Low-Power Flash ADC
    Adimulam, Mahesh Kumar
    Srinivas, M. B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (03) : 277 - 290
  • [33] A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel
    Hung, Tsung-Chih
    Liao, Fan-Wei
    Kuo, Tai-Haur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (11) : 1810 - 1814
  • [34] A 12-bit 2-GS/s Pipelined ADC Front-end Stage with Aperture Error Tuning and Split MDAC
    Yang, Peilin
    Li, Fule
    Wang, Zhihua
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [35] A Novel Self-Calibration Scheme for 12-bit 50MS/s SAR ADC
    Jung, In-Seok
    Kim, Yong-Bin
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 5 - 8
  • [36] A 12-bit 350-MS/s Pipelined ADC in 40-nm CMOS
    Gu, Weiqi
    Miao, Peng
    Li, Fei
    Wang, Huan
    Ding, Bowen
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 205 - 209
  • [37] A Four-Channel Time-Interleaved ADC With Digital Calibration of Interchannel Timing and Memory Errors
    Law, Chi Ho
    Hurst, Paul J.
    Lewis, Stephen H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (10) : 2091 - 2103
  • [38] A mismatch-error minimized four-channel time-interleaved 11 b 150 MS/s pipelined SAR ADC
    Park, Hye-Lim
    Choi, Min-Ho
    Nam, Sang-Pil
    An, Tai-Ji
    Lee, Seung-Hoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 1 - 13
  • [39] A 12-bit 600-MS/s Time-Interleaved SAR ADC with Background Timing Skew Calibration
    Wei, Yen-Hsin
    Lin, Chin-Yu
    Lee, Tai-Cheng
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [40] A mismatch-error minimized four-channel time-interleaved 11 b 150 MS/s pipelined SAR ADC
    Hye-Lim Park
    Min-Ho Choi
    Sang-Pil Nam
    Tai-Ji An
    Seung-Hoon Lee
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 1 - 13