A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process

被引:1
|
作者
Xu, Fangyuan [1 ,2 ]
Guo, Xuan [2 ]
Li, Zeyu [1 ,2 ]
Jia, Hanbo [2 ]
Wu, Danyu [2 ]
Wu, Jin [2 ,3 ]
机构
[1] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Acela Microelect Co Ltd, Suzhou 215124, Peoples R China
关键词
analog-to-digital converter; pipelined; timing strategy; delay lock loop; bit error rate; residual curves; sample and hold amplifier; 10; B; CONVERTER; COMPARATORS; CALIBRATION; OFFSET; SFDR; GS/S;
D O I
10.3390/electronics12040924
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 1-GS/s12-bit pipelined analog-to-digital converter (ADC) fabricated in 40-nm CMOS technology that optimizes the settling time, bit error rate, and robustness. This ADC uses an improved timing called pre-quantization timing (PQT), which implements quantization in half the time of the sampling phase to maximize the output-settling time of the operational amplifier (op-amp). A complete clocking scheme along with a delay lock loop (DLL) is proposed to generate an accurate timing no matter how process, voltage, and temperature (PVT) change. Based on PQT, a high-speed comparator circuit is adopted to obtain a bit error rate (BER) below 10(-15). Sample and hold amplifier (SHA) is used to guarantee robustness over the wide input frequency. Furthermore, a low-cost automatic calibration is implemented to correct residual curves, and inter-stage gain errors are also corrected. This ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 57.3 dB and a spurious-free dynamic range (SFDR) of 78.5 dB at a 227 MHz input frequency. The measured differential nonlinearities (DNL) and integral nonlinearities (INL) after calibration are +/- 0.7 LSB and +/- 1.50 LSB, respectively. The power consumption of the ADC core is 97.6-mW, and the Walden figure of merit (FoM) is 172.9-fJ/conversion-step.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] A 12-bit, 100 kS/s, PVT robust SAR ADC in 65 nm CMOS process
    Ahmadlou, Mohammad
    Dundar, Gunhan
    Dogan, Hakan
    MICROELECTRONICS JOURNAL, 2024, 149
  • [22] A 10-bit 1-GS/s CMOS ADC with FOM=70 fJ/Conversion
    Hashemi, Sedigheh
    Razavi, Behzad
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [23] A 1-GS/s CMOS 6-bit flash ADC with an offset calibrating method
    Chang, Chih-Hsiang
    Hsiao, Chih-Yi
    Yang, Ching-Yuan
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 232 - 235
  • [24] A 6-bit, 1-GS/s, 9.9-mW, Interpolated Subranging ADC in 65-nm CMOS
    Danjo, Takumi
    Yoshioka, Masato
    Isogai, Masayuki
    Hoshino, Masanori
    Tsukamoto, Sanroku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) : 673 - 682
  • [25] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [26] A 0.9-V 12-bit 100-MS/s 14.6-fJ/Conversion-Step SAR ADC in 40-nm CMOS
    Luo, Jian
    Li, Jing
    Ning, Ning
    Liu, Yang
    Yu, Qi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1980 - 1988
  • [27] A 12-bit 1.5-GS/s Single-Channel Pipelined SAR ADC With a Pipelined Residue Amplification Stage
    Shen, Yi
    Liu, Shubin
    Cao, Yue
    Han, Haolin
    Liang, Hongzhi
    Dong, Zhicheng
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (01) : 260 - 271
  • [28] A 4.1-mW 3.5-GS/s 6-Bit Time-Interleaved ADC in 40-nm CMOS
    Spagnolo, Annachiara
    Verbruggen, Bob
    Wambacq, Piet
    D'Amico, Stefano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 466 - 470
  • [29] 1.1-V 200 MS/s 12-bit digitally calibrated pipeline ADC in 40 nm CMOS
    Adel, Hussein
    Sabut, Marc
    Louerat, Marie-Minerve
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2281 - 2284
  • [30] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Li Lin
    Junyan Ren
    Kai Zhu
    Fan Ye
    Analog Integrated Circuits and Signal Processing, 2009, 58 : 71 - 76