A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process

被引:1
|
作者
Xu, Fangyuan [1 ,2 ]
Guo, Xuan [2 ]
Li, Zeyu [1 ,2 ]
Jia, Hanbo [2 ]
Wu, Danyu [2 ]
Wu, Jin [2 ,3 ]
机构
[1] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Acela Microelect Co Ltd, Suzhou 215124, Peoples R China
关键词
analog-to-digital converter; pipelined; timing strategy; delay lock loop; bit error rate; residual curves; sample and hold amplifier; 10; B; CONVERTER; COMPARATORS; CALIBRATION; OFFSET; SFDR; GS/S;
D O I
10.3390/electronics12040924
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 1-GS/s12-bit pipelined analog-to-digital converter (ADC) fabricated in 40-nm CMOS technology that optimizes the settling time, bit error rate, and robustness. This ADC uses an improved timing called pre-quantization timing (PQT), which implements quantization in half the time of the sampling phase to maximize the output-settling time of the operational amplifier (op-amp). A complete clocking scheme along with a delay lock loop (DLL) is proposed to generate an accurate timing no matter how process, voltage, and temperature (PVT) change. Based on PQT, a high-speed comparator circuit is adopted to obtain a bit error rate (BER) below 10(-15). Sample and hold amplifier (SHA) is used to guarantee robustness over the wide input frequency. Furthermore, a low-cost automatic calibration is implemented to correct residual curves, and inter-stage gain errors are also corrected. This ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 57.3 dB and a spurious-free dynamic range (SFDR) of 78.5 dB at a 227 MHz input frequency. The measured differential nonlinearities (DNL) and integral nonlinearities (INL) after calibration are +/- 0.7 LSB and +/- 1.50 LSB, respectively. The power consumption of the ADC core is 97.6-mW, and the Walden figure of merit (FoM) is 172.9-fJ/conversion-step.
引用
收藏
页数:16
相关论文
共 50 条
  • [31] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [32] A 48-mW, 12-bit, 150-MS/s Pipelined ADC with Digital Calibration in 65nm CMOS
    Peng, Bei
    Huang, Guanzhong
    Li, Hao
    Wan, Peiyuan
    Lin, Pingfen
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [33] A 12-bit 2.32 GS/s pipelined/SAR hybrid ADC with a high-linearity input buffer
    Guo, Xuehao
    Li, Zhiyang
    Fang, Hao
    Jia, Zelin
    Tian, Fuli
    Song, Chunyi
    Xu, Zhiwei
    IEICE ELECTRONICS EXPRESS, 2023, 20 (23):
  • [34] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Lin, Li
    Ren, Junyan
    Zhu, Kai
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (01) : 71 - 76
  • [35] A 0.0067-mm2 12-bit 20-MS/s SAR ADC Using Digital Place-and-Route Tools in 40-nm CMOS
    Tsai, Yao-Hung
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (07) : 905 - 914
  • [36] Comparative analysis of two operational amplifier topologies for a 40MS/s 12-bit pipelined ADC in 0.35μm CMOS
    Diaz-Madrid, Jose-Angel
    Neubauer, Harald
    Domenech-Asensi, Gines
    Ruiz, Ramon
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 121 - +
  • [37] A 16-mW 8-Bit 1-GS/s Digital-Subranging ADC in 55-nm CMOS
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 557 - 566
  • [38] A 12-bit,40-Ms/s pipelined ADC with an improved operational amplifier附视频
    王瑜
    杨海钢
    尹韬
    刘飞
    半导体学报, 2012, (05) : 105 - 112
  • [39] A 4-bit 36 GS/s ADC with 18 GHz Analog Bandwidth in 40 nm CMOS Process
    Jia, Hanbo
    Guo, Xuan
    Zheng, Xuqiang
    Xu, Xiaodi
    Wu, Danyu
    Zhou, Lei
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (10) : 1 - 17
  • [40] An input buffer with opamp-based bootstrap circuit and cross-coupled substrate technique for 1.5-GS/s pipelined ADC in 40-nm CMOS process
    Li, Zeyu
    Xu, Fangyuan
    Guo, Xuan
    Jia, Hanbo
    Sun, Kai
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2025,