28nm FD-SOI metal gate profile optimization, CD and undercut monitoring using scatterometry measurement

被引:2
|
作者
Bouyssou, R. [1 ]
Le Gratiet, B. [1 ]
Gouraud, P. [1 ]
Desvoivres, L. [2 ]
Briend, G. [3 ,4 ]
Dumont, B. [1 ]
机构
[1] STMicroelect, 850 Rue Jean Monnet, F-38962 Crolles, France
[2] CEA Grenoble, LETI, F-38054 Grenoble 9, France
[3] IBM Corp, F-38921 Crolles, France
[4] Dolphin Integrat, F-38240 Meylan, France
关键词
Scatterometry; metal gate; critical dimension; film thicknesses; FD-SOI; 28nm; etch process optimization;
D O I
10.1117/12.2010746
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Gate patterning control for 28nm Fully Depleted Silicon On Insulator (FD-SOI) technology faces several challenges. For lithography and etch, usage of DoseMapper requires extensive and accurate metrology to compute adequate dose recipes. From etch side we will have to control both polysilicon and metal gate CD's. For device integration it will be extremely important to monitor N & PMOS devices and get appropriate gate profiles since transistor morphology is a key contributor to device performances. In parallel of CD control, thin silicon film on top of buried oxide layer will also require a strict control of its thickness. Scatterometry is the only way to get all these informations from a patterned environment [1]. We will show in this paper how scatterometry has been proven to be accurate enough to support the realization of DOE's for metal gate profile optimisation at gate patterning without doing hundred's of TEM. Scatterometry results are correlated to parametric tests and TEM for ultimate validation.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Scatterometry measurement for gate ADI and AEI CD of 28nm metal gates
    Huang, Y. H.
    Chen, C. H.
    Shen, K.
    Chen, H. H.
    Yu, C. C.
    Liao, J. H.
    Lin, C. H.
    SOLID STATE TECHNOLOGY, 2011, 54 (08) : 11 - 13
  • [2] Silicon thickness monitoring strategy for FD-SOI 28nm technology
    Cros, Antoine
    Monsieur, Frederic
    Carminati, Yann
    Normandon, Philippe
    Petit, David
    Arnaud, Franck
    Rosa, Julien
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS 2015), 2015, : 65 - 69
  • [3] Total dose effects of 28nm FD-SOI CMOS transistors
    Kuang, Yong
    Bu, Jianhui
    Li, Bo
    Gao, Linchun
    Liang, Chunping
    Han, Zhengsheng
    Luo, Jiajun
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [4] Evaluation of Dual Mode Logic in 28nm FD-SOI Technology
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2775 - 2778
  • [5] Statistical Analysis of Dynamic Variability in 28nm FD-SOI MOSFETs
    Ioannidis, E. G.
    Haendler, S.
    Theodorou, C. G.
    Planes, N.
    Dimitriadis, C. A.
    Ghibaudo, G.
    PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 214 - 217
  • [7] Scatterometry Measurement for Gate ADI and AEI Critical Dimension of 28nm Metal Gate Technology
    Huang, Yu-Hao
    Chen, Howard
    Shen, Kyle
    Chen, H. H.
    Yu, Chun Chi
    Liao, J. H.
    Zhang, Xiafang
    Teo, Russell
    Xu, Zhi-Qing
    Yoo, Sungchul
    Lin, Ching-Hung Bert
    Cheng, Chao-Yu Harvey
    Lin, Jason
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXV, PT 1 AND PT 2, 2011, 7971
  • [8] On-Chip Supply Power Measurement and Waveform Reconstruction in a 28nm FD-SOI Processor SoC
    Cochet, Martin
    Puggelli, Alberto
    Keller, Ben
    Zimmer, Brian
    Blagojevic, Milovan
    Clerc, Sylvain
    Roche, Philippe
    Autran, Jean-Luc
    Nikolic, Borivoje
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 125 - 128
  • [9] Low frequency noise variability in high-k/metal gate stack 28nm bulk and FD-SOI CMOS transistors
    Ioannidis, E. G.
    Haendler, S.
    Bajolet, A.
    Pahron, T.
    Planes, N.
    Arnaud, F.
    Bianchi, R. A.
    Haond, M.
    Golanski, D.
    Rosa, J.
    Fenouillet-Beranger, C.
    Perreau, P.
    Dimitriadis, C. A.
    Ghibaudo, G.
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [10] Embedded PCM macro for automotive-grade microcontroller in 28nm FD-SOI
    Disegni, F.
    Annunziata, R.
    Molgora, A.
    Campardo, G.
    Cappelletti, P.
    Zuliani, P.
    Ferreira, P.
    Ventre, A.
    Castagna, G.
    Cathelin, A.
    Gandolfo, A.
    Goller, F.
    Malhi, S.
    Manfre, D.
    Maurelli, A.
    Torti, C.
    Arnaud, F.
    Carfi, M.
    Perroni, M.
    Caruso, M.
    Pezzini, S.
    Piazza, G.
    Weber, O.
    Peri, M.
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C204 - C205