28nm FD-SOI metal gate profile optimization, CD and undercut monitoring using scatterometry measurement

被引:2
|
作者
Bouyssou, R. [1 ]
Le Gratiet, B. [1 ]
Gouraud, P. [1 ]
Desvoivres, L. [2 ]
Briend, G. [3 ,4 ]
Dumont, B. [1 ]
机构
[1] STMicroelect, 850 Rue Jean Monnet, F-38962 Crolles, France
[2] CEA Grenoble, LETI, F-38054 Grenoble 9, France
[3] IBM Corp, F-38921 Crolles, France
[4] Dolphin Integrat, F-38240 Meylan, France
来源
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVII | 2013年 / 8681卷
关键词
Scatterometry; metal gate; critical dimension; film thicknesses; FD-SOI; 28nm; etch process optimization;
D O I
10.1117/12.2010746
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Gate patterning control for 28nm Fully Depleted Silicon On Insulator (FD-SOI) technology faces several challenges. For lithography and etch, usage of DoseMapper requires extensive and accurate metrology to compute adequate dose recipes. From etch side we will have to control both polysilicon and metal gate CD's. For device integration it will be extremely important to monitor N & PMOS devices and get appropriate gate profiles since transistor morphology is a key contributor to device performances. In parallel of CD control, thin silicon film on top of buried oxide layer will also require a strict control of its thickness. Scatterometry is the only way to get all these informations from a patterned environment [1]. We will show in this paper how scatterometry has been proven to be accurate enough to support the realization of DOE's for metal gate profile optimisation at gate patterning without doing hundred's of TEM. Scatterometry results are correlated to parametric tests and TEM for ultimate validation.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Performance analysis of multi-VT design solutions in 28nm UTBB FD-SOI technology
    Pelloux-Prayer, Bertrand
    Blagojevic, Milovan
    Haendler, Sebastien
    Valentian, Alexandre
    Amara, Amara
    Flatresse, Philippe
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [23] Extended Exploration of Low Granularity Back Biasing Control in 28nm UTBB FD-SOI Technology
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 41 - 44
  • [24] GDNMOS: A new high voltage device for ESD protection in 28nm UTBB FD-SOI technology
    Athanasiou, S.
    Legrand, Charles-Alexandre
    Cristoloveanu, S.
    Galy, Ph
    2016 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS 2016), 2016, : 151 - 154
  • [25] An EEG Analog Front-End Unit for Wearable Applications Implemented in 28nm FD-SOI
    Ulric Cornelio, Zayyir
    Resurreccion, Paolo
    Theresa de Leon, Maria
    Rosales, Marc
    Richard Hizon, John
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 15 - 16
  • [26] GDNMOS and GDBIMOS devices for ESD protection in 28nm thin film UTBB FD-SOI technology
    De Conti, Louise
    Cristoloveanu, Sorin
    Vinet, Maud
    Galy, Philippe
    2018 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2018, : 73 - 76
  • [27] FD-SOI能否成为28nm以后的集成电路工艺路线
    张毓波
    集成电路应用, 2014, (12) : 26 - 31
  • [28] Exploring back biasing opportunities in 28nm UTBB FD-SOI technology for subthreshold digital design
    Taco, Ramiro
    Levi, Itamar
    Fish, Alex
    Lanuzza, Marco
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [29] Advanced 22nm FD-SOI Technolgy With Metal Gate Last Process
    Xu, Cuiqin
    Wang, Changfeng
    Liao, Duanquan
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [30] An LO Frequency Tripler with Phase Shifter and Detector in 28nm FD-SOI CMOS for 28-GHz Transceivers
    Gannedahl, Rikard
    Sjoland, Henrik
    2021 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2021,