28nm FD-SOI metal gate profile optimization, CD and undercut monitoring using scatterometry measurement

被引:2
|
作者
Bouyssou, R. [1 ]
Le Gratiet, B. [1 ]
Gouraud, P. [1 ]
Desvoivres, L. [2 ]
Briend, G. [3 ,4 ]
Dumont, B. [1 ]
机构
[1] STMicroelect, 850 Rue Jean Monnet, F-38962 Crolles, France
[2] CEA Grenoble, LETI, F-38054 Grenoble 9, France
[3] IBM Corp, F-38921 Crolles, France
[4] Dolphin Integrat, F-38240 Meylan, France
关键词
Scatterometry; metal gate; critical dimension; film thicknesses; FD-SOI; 28nm; etch process optimization;
D O I
10.1117/12.2010746
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Gate patterning control for 28nm Fully Depleted Silicon On Insulator (FD-SOI) technology faces several challenges. For lithography and etch, usage of DoseMapper requires extensive and accurate metrology to compute adequate dose recipes. From etch side we will have to control both polysilicon and metal gate CD's. For device integration it will be extremely important to monitor N & PMOS devices and get appropriate gate profiles since transistor morphology is a key contributor to device performances. In parallel of CD control, thin silicon film on top of buried oxide layer will also require a strict control of its thickness. Scatterometry is the only way to get all these informations from a patterned environment [1]. We will show in this paper how scatterometry has been proven to be accurate enough to support the realization of DOE's for metal gate profile optimisation at gate patterning without doing hundred's of TEM. Scatterometry results are correlated to parametric tests and TEM for ultimate validation.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Cryogenic Characterization of 28-nm FD-SOI Ring Oscillators With Energy Efficiency Optimization
    Bohuslavskyi, H.
    Barraud, S.
    Barral, V.
    Casse, M.
    Le Guevel, L.
    Hutin, L.
    Bertrand, B.
    Crippa, A.
    Jehl, X.
    Pillonnet, G.
    Jansen, A. G. M.
    Arnaud, F.
    Galy, P.
    Maurand, R.
    De Franceschi, S.
    Sanquer, M.
    Vinet, M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (09) : 3682 - 3688
  • [42] Temperature and Process-Aware Performance Monitoring and Compensation for an ULP Multi-Core Cluster in 28nm UTBB FD-SOI Technology
    Di Mauro, Alfio
    Rossi, Davide
    Pullini, Antonio
    Flatresse, Phillipe
    Benini, Luca
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [43] 280mV Sense Amplifier Designed in 28nm UTBB FD-SOI Technology Using Back-Biasing Control
    Feki, Anis
    Turgis, David
    Lafont, Jean Christophe
    Allard, Bruno
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [44] Variability Evaluation of 28nm FD-SOI Technology at Cryogenic Temperatures down to 100mK for Quantum Computing
    Paz, B. Cardoso
    Le Guevel, L.
    Casse, M.
    Billiot, G.
    Pillonnet, G.
    Jansen, A. G. M.
    Maurand, R.
    Haendler, S.
    Juge, A.
    Vincent, E.
    Galy, P.
    Ghibaudo, G.
    Vinet, M.
    de Franceschi, S.
    Meunier, T.
    Gaillard, F.
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [45] Optimized in situ heating control on a new MOS device structure in 28nm UTBB FD-SOI CMOS technology
    Galy, Ph.
    Lethiecq, R.
    Bawedin, M.
    2018 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2018), 2018, : 157 - 160
  • [46] Design insights for reliable energy efficient OxRAM-based flip-flop in 28nm FD-SOI
    Jovanovic, Natalija
    Vianello, Elisa
    Thomas, Olivier
    Nikolic, Borivoje
    Naviner, Lirida
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [47] A 28GHz Self-Contained Power Amplifier for 5G applications in 28nm FD-SOI CMOS
    Moret, Boris
    Knopik, Vincent
    Kerherve, Eric
    2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [48] Class AB Base-Band Amplifier Design with Body Biasing in 28nm UTBB FD-SOI CMOS
    Videnovic-Misic, Mirjana
    Cathelin, Philippe
    Cathelin, Andreia
    Nikolic, Borivoje
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [49] On the need for a new ESD verification methodology to improve the reliability of ICs in advanced 28nm UTBB FD-SOI technology
    Viale, B.
    Fer, M.
    Courau, L.
    Galy, P.
    Allard, B.
    MICROELECTRONICS RELIABILITY, 2016, 64 : 101 - 108
  • [50] A Class-J Power Amplifier for 5G Applications in 28nm CMOS FD-SOI Technology
    Hanna, Tony
    Deltimple, Nathalie
    Fregonese, Sebastien
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 110 - 113