AN EXPERIMENTAL DRAM WITH A NAND-STRUCTURED CELL

被引:13
|
作者
HASEGAWA, T
TAKASHIMA, D
OGIWARA, R
OHTA, M
SHIRATAKE, S
HAMAMOTO, T
YAMADA, T
AOKI, M
ISHIBASHI, S
OOWAKI, Y
WATANABE, S
MASUOKA, F
机构
[1] Research and Development Center, Toshiba Corporation, Kawasaki
关键词
D O I
10.1109/4.245588
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental 256-Mb dynamic random access memory using a NAND-structured cell (NAND DRAM) has been fabricated. The NAND-structured cell has four memory cells connected in series, which reduces the area of isolation between the adjacent cells and also reduces the bit-line contact area. The cell area per bit measures 0.962 mu m(2), using 0.4-mu m CMOS technology, which is 63% in comparison with the conventional cell. In order to reduce the die size, time division multiplex sense-amplifier (TMS) architecture, in which a sense amplifier is shared by four bit lines, has been newly introduced. The chip area is 464 mm(2), which is 68% compared with the DRAM using the current cell structure. The data can be accessed by a fast-block-access mode up to 512 bytes as well as a random access mode. Typical 112-ns access time of the first data in a block and 30-ns serial cycle time are achieved.
引用
收藏
页码:1099 / 1104
页数:6
相关论文
共 50 条
  • [21] Proposal of A Novel Hybrid NAND-Like MRAM/DRAM Memory Architecture
    He, Kuiqing
    Yang, Zhi
    Yu, Zhitai
    Zhi, Jianglong
    Wang, Zhaohao
    Wang, Yijiao
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 320 - 325
  • [22] A STUDY OF HIGH-PERFORMANCE NAND STRUCTURED EEPROMS
    ENDOH, T
    SHIROTA, R
    ARITOME, S
    MASUOKA, F
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (11) : 1351 - 1357
  • [23] Experimental low temperature DRAM
    Henkels, W.H., (Publ by IEEE, Piscataway):
  • [24] NAND闪存会终结个人电脑中的DRAM吗?
    沈建苗
    微电脑世界, 2011, (08) : 133 - 133
  • [25] Micron在中国除了DRAM还有NAND Flash和CMOS Sensor
    姚钢
    集成电路应用, 2006, (Z1) : 9 - 9
  • [26] Adaptive Management With Request Granularity for DRAM Cache Inside nand-Based SSDs
    Lin, Haodong
    Li, Jun
    Sha, Zhibing
    Cai, Zhigang
    Shi, Yuanquan
    Gerofi, Balazs
    Liao, Jianwei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (08) : 2475 - 2487
  • [28] AN EXPERIMENTAL HIGH-DENSITY DRAM CELL WITH A BUILT-IN GAIN STAGE
    KIM, W
    KIH, J
    KIM, G
    JUNG, S
    AHN, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) : 978 - 981
  • [29] A new experimental method for evaluating electric field at the junctions of dram cell transistors and the effect of electric field strength on the retention characteristics of dram
    Mori, Y
    Takeda, Y
    Kimura, S
    Ohyu, K
    Uchiyama, H
    Yamada, R
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 157 - 164
  • [30] A proposal on an optimized device structure with experimental studies on recent devices for the DRAM cell transistor
    Lee, Myoung Jin
    Jin, Seonghoon
    Baek, Chang-Ki
    Hong, Sung-Min
    Park, Soo-Young
    Park, Hong-Hyun
    Lee, Sang-Don
    Chung, Sung-Woong
    Jeong, Jae-Goan
    Hong, Sung-Joo
    Park, Sung-Wook
    Chung, In-Young
    Park, Young June
    Min, Hong Shick
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3325 - 3335