AN EXPERIMENTAL DRAM WITH A NAND-STRUCTURED CELL

被引:13
|
作者
HASEGAWA, T
TAKASHIMA, D
OGIWARA, R
OHTA, M
SHIRATAKE, S
HAMAMOTO, T
YAMADA, T
AOKI, M
ISHIBASHI, S
OOWAKI, Y
WATANABE, S
MASUOKA, F
机构
[1] Research and Development Center, Toshiba Corporation, Kawasaki
关键词
D O I
10.1109/4.245588
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental 256-Mb dynamic random access memory using a NAND-structured cell (NAND DRAM) has been fabricated. The NAND-structured cell has four memory cells connected in series, which reduces the area of isolation between the adjacent cells and also reduces the bit-line contact area. The cell area per bit measures 0.962 mu m(2), using 0.4-mu m CMOS technology, which is 63% in comparison with the conventional cell. In order to reduce the die size, time division multiplex sense-amplifier (TMS) architecture, in which a sense amplifier is shared by four bit lines, has been newly introduced. The chip area is 464 mm(2), which is 68% compared with the DRAM using the current cell structure. The data can be accessed by a fast-block-access mode up to 512 bytes as well as a random access mode. Typical 112-ns access time of the first data in a block and 30-ns serial cycle time are achieved.
引用
收藏
页码:1099 / 1104
页数:6
相关论文
共 50 条
  • [41] SHARED WORD LINE DRAM CELL
    SCHEUERLEIN, RE
    WALKER, WW
    MORENCY, DG
    NOBLE, WP
    BAKEMAN, PE
    CRITCHLOW, DL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (05) : 640 - 645
  • [42] Invention of stacked capacitor DRAM cell
    Koyanagi, M
    SEMICONDUCTOR SILICON 2002, VOLS 1 AND 2, 2002, 2002 (02): : 711 - 719
  • [43] A Vertically Integrated Capacitorless DRAM Cell
    Tong, Xiaodong
    Wu, Hao
    Zhao, Lichuan
    Zhong, Huicai
    Zhao, Chao
    STUDENT POSTERS (GENERAL) - 224TH ECS MEETING, 2014, 58 (25): : 1 - 6
  • [44] Leakage current in DRAM memory cell
    Yu, Jonathan
    Aflatooni, Koorosh
    SIXTEENTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, PROCEEDINGS, 2006, : 191 - +
  • [45] Extending the Lifetime of Object-based NAND Flash Device with STT-RAM/DRAM Hybrid Buffer
    Min, Chuhan
    Guo, Jie
    Li, Hai
    Chen, Yiran
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 764 - 769
  • [46] Design of DRAM-NAND flash hybrid main memory and Q-learning-based prefetching method
    Yoon, Su-Kyung
    Youn, Young-Sun
    Kim, Jeong-Geun
    Kim, Shin-Dug
    JOURNAL OF SUPERCOMPUTING, 2018, 74 (10): : 5293 - 5313
  • [47] Low Cost Power Failure Protection for MLC NAND Flash Storage Systems with PRAM/DRAM Hybrid Buffer
    Guo, Jie
    Yang, Jun
    Zhang, Youtao
    Chen, Yiran
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 859 - 864
  • [48] Design of DRAM-NAND flash hybrid main memory and Q-learning-based prefetching method
    Su-Kyung Yoon
    Young-Sun Youn
    Jeong-Geun Kim
    Shin-Dug Kim
    The Journal of Supercomputing, 2018, 74 : 5293 - 5313
  • [49] An experimental 256Mb non-volatile DRAM with cell plate boosted programming technique
    Ahn, JH
    Hong, SH
    Kim, SJ
    Ko, JB
    Shin, SW
    Lee, SD
    Kim, YW
    Lee, KS
    Lee, SK
    Jang, SE
    Choi, JH
    Kim, SY
    Bae, GH
    Park, SW
    Park, YJ
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 42 - 43
  • [50] Experimental Demonstration of the High-Performance Floating-Body/Gate DRAM Cell for Embedded Memories
    Wu, Qingqing
    Chen, Jing
    Lu, Zhichao
    Zhou, Zhenming
    Luo, Jiexin
    Chai, Zhan
    Yu, Tao
    Qiu, Chao
    Li, Le
    Pang, Albert
    Wang, Xi
    Fossum, Jerry G.
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (06) : 743 - 745