AN EXPERIMENTAL DRAM WITH A NAND-STRUCTURED CELL

被引:13
|
作者
HASEGAWA, T
TAKASHIMA, D
OGIWARA, R
OHTA, M
SHIRATAKE, S
HAMAMOTO, T
YAMADA, T
AOKI, M
ISHIBASHI, S
OOWAKI, Y
WATANABE, S
MASUOKA, F
机构
[1] Research and Development Center, Toshiba Corporation, Kawasaki
关键词
D O I
10.1109/4.245588
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental 256-Mb dynamic random access memory using a NAND-structured cell (NAND DRAM) has been fabricated. The NAND-structured cell has four memory cells connected in series, which reduces the area of isolation between the adjacent cells and also reduces the bit-line contact area. The cell area per bit measures 0.962 mu m(2), using 0.4-mu m CMOS technology, which is 63% in comparison with the conventional cell. In order to reduce the die size, time division multiplex sense-amplifier (TMS) architecture, in which a sense amplifier is shared by four bit lines, has been newly introduced. The chip area is 464 mm(2), which is 68% compared with the DRAM using the current cell structure. The data can be accessed by a fast-block-access mode up to 512 bytes as well as a random access mode. Typical 112-ns access time of the first data in a block and 30-ns serial cycle time are achieved.
引用
收藏
页码:1099 / 1104
页数:6
相关论文
共 50 条
  • [32] DRAM及NAND是中国12英寸芯片线的出路
    新思
    集成电路应用, 2007, (Z1) : 13 - 13
  • [33] The evolution of DRAM cell technology
    ElKareh, B
    Bronner, GB
    Schuster, SE
    SOLID STATE TECHNOLOGY, 1997, 40 (05) : 89 - &
  • [34] Reliability Study of Ferroelectric Al:HfO2 Thin Films for DRAM and NAND Applications
    Florent, Karine
    Lavizzari, Simone
    Di Piazza, Luca
    Popovici, Mihaela
    Duan, Jingyu
    Groeseneken, Guido
    Van Houdt, Jan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 4091 - 4098
  • [35] TRENCH TRANSISTOR DRAM CELL
    SHICHIJO, H
    BANERJEE, SK
    MALHI, SDS
    POLLACK, GP
    RICHARDSON, WF
    BORDELON, DM
    WOMACK, RH
    ELAHY, M
    WANG, CP
    GALLIA, J
    DAVIS, HE
    SHAH, AH
    CHATTERJEE, PK
    IEEE ELECTRON DEVICE LETTERS, 1986, 7 (02) : 119 - 121
  • [36] AN EXPERIMENTAL 2-BIT CELL STORAGE DRAM FOR MACROCELL OR MEMORY-ON-LOGIC APPLICATION
    FURUYAMA, T
    OHSAWA, T
    NAGAHAMA, Y
    TANAKA, H
    WATANABE, Y
    KIMURA, T
    MURAOKA, K
    NATORI, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 388 - 393
  • [37] Short-Random Request Absorbing Structure with Volatile DRAM Buffer and Nonvolatile NAND Flash Memory
    Park, Seung-Ho
    Park, Jung-Wook
    Kim, Shin-Dug
    CEA'09: PROCEEDINGS OF THE 3RD WSEAS INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND APPLICATIONS, 2009, : 257 - +
  • [38] A New 1T DRAM Cell: Cone Type 1T DRAM Cell
    Lee, Gil Sung
    Kim, Doo-Hyun
    Cho, Seongjae
    Park, Byung-Gook
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (05): : 681 - 685
  • [39] AN EXPERIMENTAL 1-MBIT BICMOS DRAM
    KITSUKAWA, G
    HORI, R
    KAWAJIRI, Y
    WATANABE, T
    KAWAHARA, T
    ITOH, K
    KOBAYASHI, Y
    OOHAYASHI, M
    ASAYAMA, K
    IKEDA, T
    KAWAMOTO, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) : 657 - 662
  • [40] AN EXPERIMENTAL 4-MBIT CMOS DRAM
    FURUYAMA, T
    OHSAWA, T
    WATANABE, Y
    ISHIUCHI, H
    WATANABE, T
    TANAKA, T
    NATORI, K
    OZAWA, O
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (05) : 605 - 611