GRAPHICS ASIC DESIGN USING VHDL

被引:0
|
作者
WHITE, M
WALLER, MD
DUNNETT, GJ
LISTER, PF
GRIMSDALE, RL
机构
[1] Centre for VLSI and Computer Graphics, School of Engineering, University of Sussex, Falmer, Brighton
关键词
D O I
10.1016/0097-8493(94)00156-S
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The design of graphics ASICs for geometry and rasterisation processing has traditionally involved the use of schematic design entry whereby functional blocks are netlisted and instantiated on the schematic. This methodology is fine at the top most hierarchical levels of a design but becomes tedious and error prone at the lower gate levels. Often these designs are targeted at custom ASICs through the use of silicon compiler technology. Unfortunately, this is an expensive and risky approach to implementing these ASICs, particularly for University research laboratories where additional funding may not be available to cover non-recurring engineering costs, such as multiple mask runs, which may be needed due to design errors. This paper presents an alternative to these traditional approaches. A new approach, top down ASIC design with logic synthesis and optimisation targeting FPGA ASICs, is presented. Furthermore, exciting new reconfigurable FPGA, FPIC, and MCM technologies are now becoming available at a fraction of the cost of ASIC fabrication. These are ideal for prototyping, and we can reuse this technology for many new graphics hardware designs. We demonstrate through some examples of our graphics rasterisation hardware the benefits of this new approach.
引用
收藏
页码:301 / 308
页数:8
相关论文
共 50 条
  • [1] Graphics ASIC design using VHDL
    White, Martin
    Waller, Marcus D.
    Dunnett, Graham J.
    Lister, Paul F.
    Grimsdale, Richard L.
    Computers & Graphics (Pergamon), 1995, 19 (02):
  • [2] Rapid design of DSP ASIC cores using hierarchical VHDL libraries
    McCanny, JV
    Hu, Y
    Ding, TJ
    Trainor, D
    Ridge, D
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1344 - 1348
  • [3] Hierarchical VHDL libraries for DSP asic design
    McCanny, J
    Ridge, D
    Hunter, J
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 675 - 678
  • [4] VITAL - a VHDL initiate for ASIC model design
    Bian, Ji-Nian
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design & Computer Graphics, 1998, 10 (02): : 161 - 166
  • [5] Experiences on VHDL based methodologies on industrial ASIC design
    Moré, M
    Vidal, J
    Lecha, E
    Rincón, F
    Terés, L
    CAS'98 PROCEEDINGS - 1998 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 21ST EDITION, VOLS 1 AND 2, 1998, : 167 - 170
  • [6] LOGIC SYNTHESIS AND VHDL RAISE ASIC DESIGN TO FUNCTIONAL LEVEL
    JONES, HC
    COMPUTER DESIGN, 1989, 28 (23): : 86 - 86
  • [8] Design & Analysis of Asynchronous (Clockless) Circuits and Implementation using Mentor Graphics ASIC Design Tools
    Bhatti, Muhammad Kamran
    Nawaz, Behlol
    Soomro, Abdul Majeed
    2019 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING AND DIGITAL SYSTEMS (C-CODE), 2019, : 243 - 246
  • [9] Modeling ASIC memories in VHDL
    Balaji, E
    Krishnamurthy, P
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 502 - 508
  • [10] ASIC BIST synthesis: A VHDL approach
    Eberle, T
    McVay, B
    Meyers, C
    Moore, J
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 741 - 750