Low Power Processor Architectures and Contemporary Techniques for Power Optimization - A Review

被引:3
|
作者
Qadri, Muhammad Yasir [1 ]
Gujarathi, Hemal S. [1 ]
McDonald-Maier, Klaus D. [1 ]
机构
[1] Univ Essex, Sch Comp Sci & Elect Engn, Colchester CO4 3SQ, Essex, England
基金
英国工程与自然科学研究理事会;
关键词
Low power; processor architecture; power optimization techniques;
D O I
10.4304/jcp.4.10.927-942
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The technological evolution has increased the number of transistors for a given die area significantly and increased the switching speed from few MHz to GHz range. Such inversely proportional decline in size and boost in performance consequently demands shrinking of supply voltage and effective power dissipation in chips with millions of transistors. This has triggered substantial amount of research in power reduction techniques into almost every aspect of the chip and particularly the processor cores contained in the chip. This paper presents an overview of techniques for achieving the power efficiency mainly at the processor core level but also visits related domains such as buses and memories. There are various processor parameters and features such as supply voltage, clock frequency, cache and pipelining which can be optimized to reduce the power consumption of the processor. This paper discusses various ways in which these parameters can be optimized. Also, emerging power efficient processor architectures are overviewed and research activities are discussed which should help reader identify how these factors in a processor contribute to power consumption. Some of these concepts have been already established whereas others are still active research areas.
引用
收藏
页码:927 / 942
页数:16
相关论文
共 50 条
  • [31] Power Supply Architectures for Drones - A Review
    Boukoberine, Mohamed Nadir
    Zhou, Zhibin
    Benbouzid, Mohamed
    45TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2019), 2019, : 5826 - 5831
  • [32] POWER REDUCTION TECHNIQUES FOR DYNAMICALLY RECONFIGURABLE PROCESSOR ARRAYS
    Nishimura, T.
    Hirai, K.
    Saito, Y.
    Nakamura, T.
    Hasegawa, Y.
    Tsutsusmi, S.
    Tunbunheng, V.
    Amano, H.
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 305 - 310
  • [33] A hardware multithreading processor architectures based on dynamic power dissipation control
    Qi, Yue
    Luo, Xin-Qiang
    Wang, Qin
    Dongbei Daxue Xuebao/Journal of Northeastern University, 2014, 35 : 251 - 256
  • [34] Assertion-based power/performance analysis of network processor architectures
    Yu, J
    Wu, W
    Chen, X
    Hsieh, H
    Yang, J
    Balarin, F
    NINTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2004, : 155 - 160
  • [35] A Low Power Asynchronous GPS Baseband Processor
    Tang, Benjamin Z.
    Longfield, Stephen, Jr.
    Bhave, Sunil A.
    Manohar, Rajit
    2012 18TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2012, : 33 - 40
  • [36] Low power Java processor for embedded applications
    Beck, Antonio Carlos S.
    Carro, Luigi
    IFIP Advances in Information and Communication Technology, (213-228):
  • [37] A low power implementation for the motion estimation processor
    Jou, JM
    Shiau, YH
    Zheng, BR
    2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 220 - 223
  • [38] Low Power Platform for Embedded Processor LSIs
    Shimizu, Toru
    Arimoto, Kazutami
    Nishii, Osamu
    Otani, Sugako
    Kondo, Hiroyuki
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04): : 394 - 400
  • [39] DESIGN OF LOW POWER PROCESSOR FOR INTELLIGENT ROBOT
    Geng Yuanxing
    Li Yue
    JOURNAL OF ENVIRONMENTAL PROTECTION AND ECOLOGY, 2022, 23 (03): : 1225 - 1233
  • [40] Low power analog fuzzy logic processor
    Fujii, RH
    Hoshi, E
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 99 - 102